# CYRIX 6x86MX PROCESSOR technical brief



The 6x86MX" processor is an MMX" enhanced CPU offering the highest level of Windows® 95 performance available for mainstream desktop systems. The 6x86MX" processor is compatible with MMX technology to run the latest MMX games and multimedia software.

With its enhanced memory management unit, a 64-KByte internal cache, and other advanced architectural features, the 6x86MX" processor achieves higher performance and offers better value than competitive processors.

extreme processing for the

multimedia



#### **Architectural Overview**

The 6x86MX" processor offers significant enhancements over the 6x86" processor. These enhancements enable the 6x86MX" processor to achieve higher performance at any given clock speed.

The 6x86MX<sup>®</sup> design quadruples the internal cache size to 64-KBytes, triples the TLB size, and increases the frequency scalability to 200 MHz and beyond, relative to the 6x86<sup>®</sup> processor. Additionally, it features 57 new MMX instructions that speed up the processing of certain computing-intensive loops found in multimedia and communication applications. The 6x86MX<sup>®</sup> processor also contains a scratchpad RAM feature, supports performance monitoring and allows caching of both

SMI code and SMI data. It delivers optimum 16-bit and 32-bit performance while running Windows® 95, Windows NT, OS/2® DOS, UNIX® and other operating systems.

The 6x86MX<sup>®</sup> processor features a superpipelined architecture that increases the number of pipeline stages to reduce timing constraints and increase frequency scalability. Advanced architectural techniques include register renaming, out-of-order completion, data dependency removal, branch prediction and speculative execution. These design innovations eliminate many data dependencies and resource conflicts to achieve higher performance when executing both 16-bit and 32-bit software.

| Feature                                                                             | Cyrix 6x86MX <sup>™</sup> Processor                            | Cyrix 6x86 <sup>™</sup> Processor                             |
|-------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------|
| Pinout                                                                              | P55C (socket 7)                                                | P54C (socket 7)                                               |
| Supply Voltage                                                                      | 2.8V Core; 3.3V I/O                                            | 6x86: 3.3V or 3.52V;<br>6x86L: 2.8V core; 3.3V I/O            |
| CPU Primary Cache                                                                   | 64-KByte                                                       | 16-KByte                                                      |
| TLB                                                                                 | L1: 16 entry;<br>L2: 384 entry                                 | L1: 128 entry;<br>Victim TLB: 8 entry                         |
| Branch Prediction                                                                   | 512 entry branch target cache; 1024 entry branch history table | 256 entry branch target cache; 512 entry branch history table |
| MMX Instructions                                                                    | Yes                                                            | No                                                            |
| Performance Monitor including<br>Time Stamp Counter and<br>Model Specific Registers | Yes                                                            | No                                                            |
| Scratchpad RAM in<br>Primary Cache                                                  | Yes                                                            | No                                                            |
| Cacheable SMI Code/Data                                                             | Yes                                                            | No                                                            |

| Architectural Features           | Cyrix<br>6x86MX <sup>™</sup><br>Processor | Cyrix<br>6x86 <sup>™</sup><br>Processor | Pentium®<br>Processor<br>with MMX®<br>Technology | Pentium II<br>Processor |
|----------------------------------|-------------------------------------------|-----------------------------------------|--------------------------------------------------|-------------------------|
| MMX Instruction Set              | Χ                                         |                                         | Χ                                                | Χ                       |
| Superscalar                      | X                                         | Χ                                       | Χ                                                | Χ                       |
| Superpipelined                   | X                                         | Χ                                       |                                                  | Χ                       |
| Register Renaming                | Χ                                         | Χ                                       |                                                  | Χ                       |
| Data Dependency Removal          | X                                         | Χ                                       |                                                  | Χ                       |
| Multi-Branch Prediction          | X                                         | Χ                                       |                                                  | Χ                       |
| Speculative Execution            | Χ                                         | Χ                                       |                                                  | Χ                       |
| Out-of-Order Completion          | X                                         | Χ                                       |                                                  | Χ                       |
| 80-Bit Floating Point Unit       | Х                                         | Х                                       | Χ                                                | Х                       |
| Primary Cache (Data+Instruction) | 64K (unified)                             | 16K (unified)                           | 16K + 16K                                        | 16K + 16K               |

CYRIX WORLDWIDE OFFICES

#### **United States**

Corporate Office Richardson, Texas Tel: (972) 968-8388 Fax: (972) 699-9857

Tech Support: (800) 462-9749 Email: tech\_support@cyrix.com BBS: (972) 968-8610 (up to 28.8K baud)

Cyrix Direct Connect (U.S.) Reseller Sales: (800) 215-6823

Reseller Tech Support: (800) 340-0953 Email: direct\_connect@cyrix.com

#### Europe

United Kingdom Cyrix International Ltd. Tel: (44) 1793-417777 Fax: (44) 1793-417770

#### Japan Cyrix K.K.

Tel: (81) 45-471-1661 Fax: (81) 45-471-1666

#### Taiwan

Cyrix International, Inc. Tel: (886) 2-718-4118 Fax: (886) 2-719-5255

#### Hong Kong

Cyrix International, Inc. Tel: (852) 2485-2285 Fax: (852) 2485-2920



Cyrix Corporation P.O. Box 850118 Richardson, TX 75085-0118

### www.cyrix.com

94345-00 © May 1997 Cyrix Corporation. All rights reserved. Cyrix is a registered trademark and 6x86MX and 6x86 are trademarks of Cyrix Corporation. Pentium is a registered trademark and MMX is a trademark of Intel Corporation. All other brand or product names are trademarks or registered trademarks of their respective holders. Printed in USA.

## CYRIX 6x86MX PROCESSOR technical brief



#### TECHNICAL SPECIFICATIONS

| Clocking            | 2x, 2.5x, 3x, 3.5x flexible core/bus clock ratios                                                                                           |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| L1 Cache            | 64-KByte; write-back; 4-way associative; unified instruction and data; dual port address                                                    |  |
| Bus                 | 64-bit external data bus; 32-bit pipelined address bus                                                                                      |  |
| Pin/Socket          | Socket 7 pinout compatible (P55C)                                                                                                           |  |
| Compatibility       | Compatible with MMX* technology and x86 operating systems including Windows* 95, Windows NT, Windows, OS/2,* DOS, Solaris, UNIX* and others |  |
| Floating Point Unit | 80-bit with 64-bit interface; parallel execution; uses x87 instruction set; IEEE-754 compatible                                             |  |
| Voltage             | 2.8-volt core with 3.3-volt I/O                                                                                                             |  |
| Power Management    | System Management Mode (SMM); hardware suspend; FPU auto-idle                                                                               |  |
| Burst Order         | 1-plus-4 or linear burst                                                                                                                    |  |
|                     |                                                                                                                                             |  |

#### PERFORMANCE RATINGS

| Processor Part No. | Performance Rating | Bus/Clock Speed |
|--------------------|--------------------|-----------------|
| 6x86MX-PR166GP     | PR166              | 60/150          |
| 6x86MX-PR200GP     | PR200              | 66/166          |
| 6x86MX-PR233GP     | PR233              | 75/188          |