# CACHE DATA SRAM # DUAL 4K x 18 SRAM, SINGLE 8K x 18 SRAM CONFIGURABLE CACHE DATA SRAM ### **FEATURES** - Operates as two 4K x 18 SRAMs with common addresses and data; also configurable as a single 8K x 18 SRAM - Built-in input address latches - Separate upper and lower Byte Select - Fast access times: 20ns, 25ns and 35ns allow operation with 40, 33 and 25 MHz microprocessor systems - Fast Output Enable: 8ns - Directly interfaces with the Intel 82385 cache controller as well as other 80386 cache memory controllers - Parity bits provided for large cache applications such as secondary cache for the Intel 80486 microprocessors | OPTIONS | MARKING | |-------------------------------|---------| | • Timing 20ns access (40 MHz) | -20 | | 25ns access (33 MHz) | -25 | | 35ns access (25 MHz) | -35 | | • Packages | | | 52-pin PLCC | EJ | | 52-pin PQFP | LG | ## **GENERAL DESCRIPTION** The MT56C0818 is one of a family of fast SRAM cache memories. It employs a high-speed, low-power design using a four-transistor memory cell. It is fabricated using double-layer polysilicon, double-layer metal CMOS technology. The MT56C0818 is a highly integrated cache data memory building block. It easily interfaces with cache controllers for the Intel 80386 in either the DIRECTMAPPED or TWO-WAY SET ASSOCIATIVE mode. A mode control pin (MODE) determines the configuration of the memory. When this pin is held LOW, the device functions as an 8K-word by 18-bit SRAM. When the mode pin is HIGH, the device is configured as a dual 4K-word by 18-bit SRAM. Input addresses are latched in the on-chip register on the negative edge of the CALEN signal. This register is functionally equivalent to a 74LS373. The memory functions are controlled by the chip select $(\overline{CE}, \overline{CSO} \text{ and } \overline{CSI})$ , output enable $(\overline{COEA} \text{ and } \overline{COEB})$ and write enable $(\overline{CWEA} \text{ and } \overline{CWEB})$ signals. In either the DIRECT MAPPED (direct) or TWO-WAY SET ASSOCIATIVE (dual) operational modes, $\overline{\text{CE}}$ is a global chip enable, while $\overline{\text{CSO}}$ and $\overline{\text{CSI}}$ control lower and upper byte selection for READ and WRITE operations. Outputs are enabled on a HIGH to LOW transition of COEA or COEB. In the dual mode, bank "A" or bank "B" may be enabled. In the direct mode, COEA and COEB should be connected together externally and used as a single output enable. Alternately, COEA or COEB can be tied LOW externally, allowing the other signal to control the outputs. Write enable is activated on a HIGH to LOW transition of CWEA or CWEB. In the dual mode, data may be written to bank "A" or bank "B". In the direct mode, CWEA and CWEB should be connected together externally and used as a single write enable. Alternately, CWEA or CWEB can be tied LOW externally, allowing the other signal to control the write function. The MT56C0818 operates from a $\pm$ 5V power supply and all inputs and outputs are fully TTL compatible. ### **FUNCTIONAL BLOCK DIAGRAM** # DUAL 4K x 18 (TWO-WAY SET ASSOCIATIVE) # CACHE DATA/LATCHED SRAM ### **FUNCTIONAL BLOCK DIAGRAM** 8K x 18 (DIRECT MAP) ### **PIN DESCRIPTIONS** | PLCC PIN<br>Number(s) | SYMBOL | TYPE | DESCRIPTION | |--------------------------------------------------------------------|-----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8, 7, 6, 5, 4, 3, 2,<br>51, 50, 49, 48, 47 | A0-A11 | Input | Address Inputs: These inputs are clocked by CALEN and stored in a latch. | | 46 | A12 | Input | Address Input: This input is the high order address bit in the direct 8K $\times$ 18 configuration. It is not used in the dual 4K $\times$ 18 configuration. | | 52 | CALEN | Input | Address Latch Enable: When CALEN is HIGH, the latch is transparent. The negative edge latches the current address inputs (A0-A11). | | 31 | MODE | Input | Mode Select: This controls the device configuration. When this pin is tied HIGH, the device is in the dual 4K x 18 configuration. When the pin is tied LOW, the device is configured as an 8K x 18 SRAM. | | 23, 30 | CS0, CS1 | Input | Chip Selects: These signals are used to select the upper and lower bytes for both READ and WRITE operations. When $\overline{\text{CS0}}$ is LOW, DQ1-DQ8 and DQP1 are enabled. When $\overline{\text{CS1}}$ is LOW, DQ9-DQ16 and DQP2 are enabled. | | 45 | CE | Input | Chip Enable: When $\overline{CE}$ is LOW, the device is enabled. It is a global control signal that activates both bank A and bank B for READ or WRITE operations. | | 28, 29 | COEA, COEB | Input | Output Enable: In the dual configuration the signal that is LOW enables bank A or B. Simultaneous LOW assertion will deselect both banks. In the direct mode, these signals should be externally connected and, when asserted LOW, allow A12 to determine which memory bank is enabled. Alternately, COEA or COEB can be tied LOW externally, allowing the other signal to control the outputs. | | 25, 24 | CWEA, CWEB Inpu | | Write Enable: In the dual configuration the signal that is LOW enables a data write to the addressed memory location. In the direct mode, these signals should be externally connected and, when asserted LOW, allow A12 to determine which memory bank is written. Alternately, CWEA or CWEB can be tied LOW externally, allowing the other signal to control the write function. | | 11, 12, 13, 14, 16<br>17, 18, 19, 35, 36, 37<br>38, 40, 41, 42, 43 | DQ1-DQ16 | Input/ ·<br>Output | SRAM Data I/O: lower byte is DQ1-DQ8; upper byte is DQ9-DQ16. | | 20, 34 | DQP1<br>DQP2 | Input/<br>Output | Parity Data I/O: DQP1 is the parity bit for the lower byte. DQP2 is the parity bit for the upper byte. | | 1, 21, 22, 32, 33, | Vcc | Supply | Power Supply: +5V ±5% | | 9, 10, 15, 26, 27, 39, 44 | Vss | Supply | Ground: GND | ### **TRUTH TABLE** DUAL 4K x 18 (MODE PIN = HIGH) | OPERATION | CE | CSO | CS1 | COEA | COEB | CWEA | CWEB | |----------------------------------------|----------|-----|-----|------|------|------|------| | Outputs High-Z, WRITE disabled | Н | X | Х | Х | Х | Х | х | | Outputs High-Z, WRITE disabled | Х | Н | н | X | Х | Х | Х | | Outputs High-Z | Х | X | Х | Н | Н | Х | X | | Outputs High-Z | Х | Х | Х | L | L | Х | Х | | READ DQ1-DQ8, DQP1 bank A | L | L | Н | L | Н | н | Н | | READ DQ1-DQ8, DQP1 bank B | L | L | Н | н | L | Н | н | | READ DQ9-DQ16, DQP2 bank A | L | Н | L | L | Н | Н | н | | READ DQ9-DQ16, DQP2 bank B | L | Н | L | Н | L | Н | н | | READ DQ1-DQ16, DQP1, DQP2 bank A | L | L | L | L | н | Н | Н | | READ DQ1-DQ16, DQP1, DQP2 bank B | L | L | L | Н | L | Н | Н | | WRITE DQ1-DQ8, DQP1 bank A | L | L | Н | Х | Х | L | H | | WRITE DQ1-DQ8, DQP1 bank B | L | L | Н | Х | Х | н | L | | WRITE DQ9-DQ16, DQP2 bank A | L | н | L | X | Х | L | Н | | WRITE DQ9-DQ16, DQP2 bank B | L | Н | L | Х | Х | н | L | | WRITE DQ1-DQ16, DQP1, DQP2 bank A | L | L | L | Х | Χ | L | Н | | WRITE DQ1-DQ16, DQP1, DQP2 bank B | L | L | L | X | Х | Н | L | | WRITE DQ1-DQ8, DQP1 banks A & B | No. Line | L | Н | Х | Χ | L | L | | WRITE DQ9-DQ16, DQP2 banks A & B | L | Н | L | Х | Х | L | L | | WRITE DQ1-DQ16, DQP1, DQP2 banks A & B | L | L | L | Х | Х | L | L | **NOTE:** CE, when taken inactive while CWEA or CWEB remain active, allows a chip-enable-controlled WRITE to be performed. ### **TRUTH TABLE** 8K x 18 (MODE PIN = LOW) | OPERATION | CE | CSO | CS1 | COEA | COEB | CWEA | CWEB | |--------------------------------|----|-----|-----|------|------|------|------| | Outputs High-Z, WRITE disabled | Н | X | X | X | X | X | Х | | Outputs High-Z, WRITE disabled | X | Н | Н | Х | Х | X | Х | | Outputs High-Z | X | X | Х | Н | Н | X | X | | READ DQ1-DQ8, DQP1 | L | L | Н | L | L | Н | Н | | READ DQ9-DQ16, DQP2 | L | Н | L | L | ·L | Н | Н | | READ DQ1-DQ16, DQP1, DQP2 | L | L | L | L | L | Н | Н | | WRITE DQ1-DQ8, DQP1 | L | L | Н | X | Х | L | L | | WRITE DQ9-DQ16, DQP2 | L | Н | L | Х | X | L | L | | WRITE DQ1-DQ16, DQP1, DQP2 | L | L | L | Х | X | L | L | NOTE: - 1. CE, when taken inactive while CWEA and CWEB remain active, allows a chip-enable-controlled WRITE to be performed. - COEA and COEB must both be LOW to enable outputs. However, one signal can be tied LOW externally, allowing the other signal to control the outputs. Similarly CWEA and CWEB must both be LOW to enable a WRITE cycle. Either CWEA or CWEB can be tied LOW externally, allowing the other signal to control the WRITE function. ### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on Vcc Supply Relative to Vs | s1.0V to +7.0V | |--------------------------------------|----------------| | Storage Temperature | 55°C to +150°C | | Power Dissipation (PLCC) | 1.2W | | Power Dissipation (PQFP) | 1.2W | | Short Circuit Output Current | 50mA | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## **ELECTRICAL CHARACTERISTICS AND RECOMMENDED DC OPERATING CONDITIONS** (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C; Vcc = 5V $\pm$ 5%) | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------|-----------------------------------------|--------|------|---------|-------|-------| | Power Supply Voltage | | Vcc | 4.75 | 5.25 | V | | | Input High Voltage | | ViH | 2.2 | Vcc+0.3 | V | 1 | | Input Low Voltage | | VIL | -0.3 | 0.8 | V | 1, 2 | | Input Leakage Current | Vin = GND to Vcc | ILı | -5 | 5 | μΑ | | | Output Leakage Current | Vi/o = GND to Vcc<br>Output(s) Disabled | ILo | -5 | 5 | μΑ | | | Output Low Voltage | IoL = 4.0mA | Vol | | 0.4 | V | 1 | | Output High Voltage | Iон = -1.0mA | Vон | 2.4 | | V | 1 | | DESCRIPTION | CONDITIONS | SYMBOL | TYP | MAX | UNITS | NOTES | |----------------------------------------------------|-----------------------------------------------------------------------------------|--------|-----|-----|-------|-------| | Power Supply Current:<br>Average Operating Current | 100% Duty cycle Vin = GND to Vcc | Icc1 | 130 | 220 | mA | | | Power Supply Current:<br>Average Operating Current | 50% Duty cycle Vin = GND to Vcc | lcc2 | 70 | 120 | mA | | | Power Supply Current:<br>CMOS Standby | CS0 = CS1 ≥ Vcc - 0.2V<br> Vcc = MAX<br> VIL ≤ Vss + 0.2V<br> VIH ≥ Vcc - 0.2V | Isb | 20 | 20 | mA | | ### **CAPACITANCE** | DESCRIPTION | CONDITIONS | SYMBOL | MAX | UNITS | NOTES | |--------------------|----------------------------------|--------|-----|-------|-------| | Input Capacitance | T <sub>A</sub> = 25°C, f = 1 MHz | Cin | 6 | рF | 3 | | Output Capacitance | Vcc = 5V | Cı/o | 6 | pF | 3 | ### **PQFP THERMAL CONSIDERATIONS** | DESCRIPTION | CONDITIONS | SYMBOL | MAX | UNITS | NOTES | |------------------------------------------|------------|--------|-----|-------|-------| | Thermal resistance – Junction to Ambient | Still Air | øЈА | 100 | °C/W | | | Thermal resistance – Junction to Case | | øJC | 45 | °C/W | | | Maximum Case Temperature | | TC | 110 | °C | | # CACHE DATA/LATCHED SRAN # **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS** $(0^{\circ}C \le T_{\Lambda} \le +70^{\circ}C, Vcc = 5V \pm 5\%)$ | | | | 20 | | 25 | -35 | | | | |------------------------------------------------------|--------------------|-----|----------|-----|-----|----------|-----|-------|-----------| | DESCRIPTION | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | READ Cycle | | - | - | | I | <u> </u> | · | | | | READ cycle time | tRC | 20 | | 25 | | 35 | | ns | 4, 5 | | Address access time (A0-A11) | tAA | | 20 | | 25 | | 35 | ns | | | A12 address access time | tA12A | | 15 | | 17 | | 25 | ns | | | Chip Enable access time | †ACE | | 20 | | 20 | | 25 | ns | . 4 | | Chip Select access time | †ACS | | 20 | | 25 | | 35 | ns | | | Output Enable access time | <sup>t</sup> AOE | 1 | 8 | | 10 | | 13 | ns | | | Output hold from address change | tOH | 3 | | 3 | | 3 | | ns | | | Chip Select to output Low-Z | tLZCS | 3 | | 3 | | 3 | | ns | 10000 | | Output Enable to output Low-Z | †LZOE | 2 | | 2 | | 2 | | ns | 1.50 | | Chip deselect to output High-Z | tHZCS | | 15 | | 15 | | 25 | ns | 6 | | Output disable to output High-Z | tHZOE | | 10 | | 10 | | 14 | ns | 6 | | Address Latch Enable pulse width | †CALEN | 8 | | 8 | | 10 | | ns | | | Address setup to latch LOW | tASL | 4 | 15.5 | 4 | | 6 | 100 | ns | | | Address hold from latch LOW | tAHL | 5 | | 5 | | 5 | | ns | | | WRITE Cycle | | | | | | | | | | | WRITE cycle time | tWC | 20 | | 25 | | 35 | | ns | 1 1 2 2 2 | | Address valid to end of write | <sup>t</sup> AW | 15 | | 18 | | 25 | - 2 | ns | | | A12 address valid to end of write | tA12W | 15 | | 18 | | 25 | | ns | | | Chip Select to end of write | tCW | 15 | | 18 | | 25 | | ns | | | Data valid to end of write | tDW | 10 | | 10 | 1.5 | 10 | | ns | | | Data hold from end of write | tDH t | 0 | N. 445.3 | 0 | | 0 | | ns | | | Write Enable output in High-Z | tHZWE | | 12 | | 15 | | 15 | ns | 6 | | Write disable to output in Low-Z | tLZWE | 3 | | 3 | | 3 | | ns | | | WRITE pulse width | tWP | 15 | | 18 | | 25 | | ns | | | CE pulse width (during Chip Enable controlled write) | <sup>t</sup> CP | 15 | | 18 | | 25 | | ns | | | Address setup time | t <sub>AS</sub> | 0 | | 0 | | 0 | | ns | | | WRITE recovery time | tWR | 0 | | 0 | | 0 | | ns | | | Address Latch Enable pulse width | <sup>t</sup> CALEN | 8 | | 8 | | 10 | | ns | | | Address setup to latch LOW | <sup>t</sup> ASL | 4 | | 4 | | 6 | | ns | A | | Address hold from latch LOW | <sup>t</sup> AHL | 5 | | 5 | | 5 | 1 | ns | | # **AC TEST CONDITIONS** | Input pulse levels | Vss to 3.0V | |-------------------------------|---------------------| | Input rise and fall times | 3ns | | Input timing reference levels | 1.5V | | Output reference levels | 1.5V | | Output load | See Figures 1 and 2 | ### NOTES - 1. All voltages referenced to Vss (GND). - 2. -3V for pulse width < 20ns. - 3. This parameter is sampled. - 4. CWE is HIGH for a READ cycle. Fig. 1 OUTPUT LOAD EQUIVALENT Fig. 2 OUTPUT LOAD EQUIVALENT +5V 1000 5pF - 5. All READ cycle timings are referenced from the last valid address to the first transitioning address. - tHZCS, tHZOE, and tHZWE are specified with CL = 5pF as in Fig. 2. Transition is measured ± 500mV from steady state voltage. ### **READ CYCLE NO. 1** $\frac{\text{(Address Controlled)}}{\text{CWEA}} = \frac{\text{(DEB}}{\text{CWEB}} = \text{Viii}; \frac{\text{COEA}}{\text{COEA}} \text{ and/or } \frac{\text{COEB}}{\text{COEB}} = \text{Viii}$ ### **READ CYCLE NO. 2** $\frac{\text{(CALEN Controlled)}}{\text{CWEA}} = \frac{\text{(CALEN Controlled)}}{\text{CWEB}} = \text{Viii}; \frac{\text{COEA}}{\text{cOEA}} \text{ and/or } \frac{\text{COEB}}{\text{COEB}} = \text{Viii}$ # READ CYCLE NO. 3 CWEA = CWEB = VIH # **WRITE CYCLE NO. 1** (Write Enable Controlled) # WRITE CYCLE NO. 2 (Chip Select Controlled)