# intel®

### Pentium<sup>®</sup> Processor Specification Update

Release Date: January 1998

Order Number: 242480-034

The Pentium<sup>®</sup> processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in this Specification Update.

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Pentium<sup>®</sup> processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

\*Third-party brands and names are the property of their respective owners.

COPYRIGHT © INTEL CORPORATION 1995, 1996, 1997

### CONTENTS

| REVISION HISTORY | v  |
|------------------|----|
| PREFACE          | .x |

#### Part I: Specification Update for 75/90/100/120/133/150/166/200/233 MHz Pentium<sup>®</sup> Processors and Pentium Processors with MMX<sup>™</sup> Technology

| GENERAL INFORMATION          | 3  |
|------------------------------|----|
| SPECIFICATION CHANGES        |    |
| S-SPECS                      | 44 |
| ERRATA                       | 45 |
| SPECIFICATION CLARIFICATIONS | 49 |
| DOCUMENTATION CHANGES        | 57 |

#### Part II: Specification Update for Pentium®OverDrive® Processors

| GENERAL INFORMATION          | 63 |
|------------------------------|----|
| SPECIFICATION CHANGES        | 71 |
| ERRATA                       | 73 |
| SPECIFICATION CLARIFICATIONS | 78 |
| DOCUMENTATION CHANGES        | 81 |

### Appendix A: Pentium<sup>®</sup> Processor Related Technical Collateral

| 85 |
|----|
| 50 |

#### **REVISION HISTORY**

| Date of Revision | Version | Description                                                                                                                                                                                                                                                                                                       |
|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 1995    | -001    | This document consolidates information previously contained in various versions of stepping information, notably the B-, C- and D-stepping of Pentium <sup>®</sup> processor at iCOMP <sup>®</sup> index (510\60, 567\66) and the B- and C-stepping of Pentium processor atiCOMP index (610\75, 735\90, 815\100). |
| March 1995       | -002    | Added Errata 22–25 and Spec Clarification 15 to Part I. Added<br>Spec Change 12, Errata 24–27, 8DP–12DP, 11AP, Spec<br>Clarification 3, and Doc Change 6 to Part II.                                                                                                                                              |
| April 1995       | -003    | Part II: Added new markings for 120 MHz; added Spec Changes 13, 14, 15, 16, 17, 2TCP, 3TCP; revised Spec Changes 7, 11, 1TCP; added Errata 28 and 29; revised Errata 2TCP.                                                                                                                                        |
| May 1995         | -004    | Part I: Added Errata 26 and 27; added Spec Clarifications 17 and 18; added Doc Change 3.                                                                                                                                                                                                                          |
|                  |         | Part II: Revised Spec Changes 12 and 17; added Spec Change 18; revised Errata 25 and 4DP and added Errata 30-33; added Spec Clarifications 9–13; added Doc Changes 7 and 8.                                                                                                                                       |
|                  |         | Part III: New Section — Pentium® OverDrive® Processor                                                                                                                                                                                                                                                             |
| June 1995        | -005    | Part I: Added Spec Change 5; added Erratum 28; added Spec Clarification 19.                                                                                                                                                                                                                                       |
|                  |         | Part II: Added Pentium Processor with Voltage Reduction<br>Technology; added 133 MHz; addedSpec Changes 19–23; revised<br>Spec Changes 12–17; added S-Specs 1 and 2; added Errata 34,<br>35 and 13DP; revised Errata 4DP and 9AP; added Spec<br>Clarifications 14–17; revised Spec Clarification 8.               |
|                  |         | Part III: Added Spec Change 3; added Erratum 22; added Spec Clarifications 8–10.                                                                                                                                                                                                                                  |
| July 1995        | -006    | Part I: Added Erratum 29.                                                                                                                                                                                                                                                                                         |
|                  |         | Part II: Added Spec Change 24; revised Spec Changes 7 and 17; added Erratum 36; added Spec Clarification 18.                                                                                                                                                                                                      |
|                  |         | Part III: Added Spec Change 4; added Errata 23 and 24.                                                                                                                                                                                                                                                            |
| August 1995      | -007    | Part I: Added Errata 30-32; added Spec Clarifications 20 and 21.                                                                                                                                                                                                                                                  |
|                  |         | Part II: Revised Spec Change 21; added S-Spec 3; added Errata 37–41; revised Erratum 9; added Spec Clarifications 19–26.                                                                                                                                                                                          |
|                  |         | Part III: Added Errata 25-29; added Spec Clarifications 11 and 12.                                                                                                                                                                                                                                                |

| Date of Revision | Version | Description                                                                                                                                                                                                                                                              |
|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 1995   | -008    | Removed Spec Changes, Spec Clarifications and Doc Changes which were incorporated into the 1995 <i>Pentium<sup>®</sup> Processor Family Developer's Manual</i> (Order Number 241563-004).                                                                                |
|                  |         | Part I: Added Errata 33 and 34; addedDoc Changes 1 and 2.                                                                                                                                                                                                                |
|                  |         | Part II: Added Errata 42, 43 and 12AP; added Spec Clarification 13; added Doc Changes 1–6.                                                                                                                                                                               |
|                  |         | Part III: Added Erratum 30; addedDoc Changes 1 and 2.                                                                                                                                                                                                                    |
| October 1995     | -009    | Part I: Added Spec Changes 1 and 2; added Errata 35-37; added Spec Clarifications 4–7; added Doc Changes 3 and 4.                                                                                                                                                        |
|                  |         | Part II: Added Spec Changes 12 and 13; added Errata 44-48;<br>revised Erratum 11; added Spec Clarifications 14–17; revised Spec<br>Clarification 1; added Doc Changes 7–9; revised Doc Change 3.                                                                         |
|                  |         | Part III: Added 83 MHz PentiumOverDrive processor; added Spec Changes 4–6; added Errata 31–33; revised Erratum 7; added Spec Clarifications 6 and 7; added Doc Changes 3 and 4.                                                                                          |
| November 1995    | -010    | Part I: Added Errata 38–40; added Spec Clarifications 8–10; added Doc Change 5.                                                                                                                                                                                          |
|                  |         | Part II: Added 120 MHz Pentium processor with Voltage Reduction<br>Technology; added Spec Changes 14-15; added S-Spec 4; added<br>Errata 49-53, 13AP and 14AP; revised Erratum 10; added Spec<br>Clarifications 18-21; added Doc Change 10.                              |
|                  |         | Part III: Added Errata 34–36; revised Erratum 10; added Spec Clarifications 8–9; added Doc Change 5.                                                                                                                                                                     |
| December 1995    | -011    | Part I: Added Errata 41–44; revised Errata 35 and 37; added Spec Clarifications 11 and 12; revised Spec Clarification 5 and 10; added Doc Change 6.                                                                                                                      |
|                  |         | Part II: Added Spec Change 16; added Errata 54-58; revised<br>Errata 44 and 46; added Spec Clarifications 22 and 23; revised<br>Spec Clarifications 5, 15 and 20; addedDoc Change 11.                                                                                    |
|                  |         | Part III: Added Errata 37–40; revised Erratum 31; added Spec<br>Clarifications 10–12; revised Spec Clarification 6; addedDoc<br>Change 6.                                                                                                                                |
| January 1996     | -012    | Part I: Added Errata 45 and 46; revised Errata 37 and 43; added Spec Clarification 13; addedDoc Changes 7 and 8.                                                                                                                                                         |
|                  |         | Part II: Added Pentium Processor 150-MHz and 166-MHz, added<br>Spec Changes 17–20; added Errata 59–64, 14DP, 15AP and<br>16AP; revised Errata 46, 56, 9AP and 11AP; added Spec<br>Clarifications 24 and 25; revised Spec Clarification 9; addedDoc<br>Changes 12 and 13. |
|                  |         | Part III: Added Spec Change 7; added Errata 41–45; revised Erratum 39; added Spec Clarification 13; addedDoc Changes 7 and 8.                                                                                                                                            |

| Date of Revision | Version | Description                                                                                                                                                                                                    |
|------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 1996    | -013    | Part I: Added Erratum 47.                                                                                                                                                                                      |
|                  |         | Part II: Added S-Specs 5 and 6; added Errata 65 and 66.                                                                                                                                                        |
|                  |         | Part III: Added Erratum 46.                                                                                                                                                                                    |
| March 1996       | -014    | Part I: Revised Erratum 35; added Spec Clarification 14; added Doc Change 9.                                                                                                                                   |
|                  |         | Part II: Added S-Spec 7; revised Erratum 44; added Spec Clarifications 26–29; added Doc Change 14.                                                                                                             |
|                  |         | Part III: Added 120/133-, 125-, 150- and 166-MHzOverDrive processors; added Spec Change 6; revised Erratum 31; added Errata 47–55; added Spec Clarifications 14–16; added Doc Changes 9 and 10.                |
| April 1996       | -016*   | Part I: Added Erratum 48; revised Erratum 35; added Spec<br>Clarifications 15–17; revised Spec Clarification 5; addedDoc<br>Change 10.                                                                         |
|                  |         | Part II: Added Spec change 21; added S-Spec 8; revised S-Spec 4; added Errata 67 and 68; revised Errata 28 and 44; added Spec Clarifications 30–35; revised Spec Clarification 15; addedDoc Changes 15 and 16. |
|                  |         | Part III: Added Errata 56 and 57; revised Errata 19 and 31; added Spec Clarifications 17–19; revised Spec Clarification 6; addedDoc Changes 11 and 12.                                                         |
| May 1996         | -017    | Part I: Added Spec Clarification 18.                                                                                                                                                                           |
|                  |         | Part II: Revised Spec Changes 19 and 21; added Errata 15DP, 16DP and 18AP; revised Erratum 17AP; added Spec Clarification 36.                                                                                  |
|                  |         | Part III: Revised Spec Change 7; added Erratum 58; revised Erratum 57; added Spec Clarification 20.                                                                                                            |
| June 1996        | -018    | Part I: Added Spec Change 3; added Erratum 49; added Spec<br>Clarification 19.                                                                                                                                 |
|                  |         | Part II: Added Spec Change 22; revised Spec Change 20; added Erratum 69; added Spec Clarifications 37 and 38; revised Spec Clarifications 5 and 25.                                                            |
|                  |         | Part III: Added Spec Change 8; added Erratum 59; added Spec Clarifications 21 and 22.                                                                                                                          |
| July 1996        | -019    | Part I: Added Erratum 50; revised Erratum 49; revised Spec Clarification 10.                                                                                                                                   |
|                  |         | Part II: Added Spec Change 23; added Erratum 70; revised Erratum 69; revised Spec Clarification 20.                                                                                                            |
|                  |         | Part III: Added Erratum 60; revised Erratum 59; revised Spec<br>Clarification 10.                                                                                                                              |

Note:

\* Revision -015 was issued as revision -016.

### intel

| Date of Revision | Version | Description                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| August 1996      | -020    | Part I: Added Erratum 51; added Spec Clarification 20.                                                                                                                                                                                                                                                                                                 |  |  |  |
|                  |         | Part II: Added Erratum 71; added Spec Clarification 39.                                                                                                                                                                                                                                                                                                |  |  |  |
|                  |         | Part III: Added Erratum 61; added Spec Clarification 23.                                                                                                                                                                                                                                                                                               |  |  |  |
| September 1996   | -021    | Part I: Added Spec Clarification 21; revised Spec Clarification 5.                                                                                                                                                                                                                                                                                     |  |  |  |
|                  |         | Part II: Added Spec Clarification 40; revised Spec Clarification 15.                                                                                                                                                                                                                                                                                   |  |  |  |
|                  |         | Part III: Added Spec Clarification 24; revised Spec Clarification 6.                                                                                                                                                                                                                                                                                   |  |  |  |
| October 1996     | -022    | Part I: Revised Spec Change 3.                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                  |         | Part II: Added Spec Change 24; revised Spec Change 22.                                                                                                                                                                                                                                                                                                 |  |  |  |
|                  |         | Part III: Added Spec Change 9; revised Spec Change 8.                                                                                                                                                                                                                                                                                                  |  |  |  |
| November 1996    | -023    | Part I: Revised Spec Change 3.                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                  |         | Part II: Added Spec Change 24; revised Spec Change 22.                                                                                                                                                                                                                                                                                                 |  |  |  |
|                  |         | Part III: Added Spec Change 9; revised Spec Change 8.                                                                                                                                                                                                                                                                                                  |  |  |  |
| January 1996     | -024    | Part I: Added Spec Clarifications 22 and 23.                                                                                                                                                                                                                                                                                                           |  |  |  |
|                  |         | Part II: Changed Spec Changes 1, 2, 4-7 to S-Specs 9-14; added S-Specs 15-21; added Errata 72-78 and 19AP; revised Errata 14 and 69; added Spec Clarifications 41-49; added Doc Change 17.                                                                                                                                                             |  |  |  |
|                  |         | Part III: Revised Errata 11 and 59; added Spec Clarifications 25 and 26.                                                                                                                                                                                                                                                                               |  |  |  |
| March 1997       | -025    | Removed Spec Changes, S-Specs, Errata, Spec Clarifications and<br>Doc Changes which were incorporated in the 1997 edition of the<br><i>Pentium® Processor Family Developer's Manual</i> (Order Number<br>241428) and the <i>Intel Architecture Software Developer's Manual</i><br>Volume 1 (Order Number 243190) and Volume 2 (Order Number<br>243191) |  |  |  |
|                  |         | Part I: This section has been replaced with Part II from January's edition. The old section I has been removed and has been converted into the <i>Pentium<sup>®</sup> Processor 60 and 66 MHz Specification Update</i> (Order Number 243326). Added Erratum 79, added Doc Change 6.                                                                    |  |  |  |
|                  |         | Part II: This section has been replaced with Part III from January's edition. Added Erratum 62.                                                                                                                                                                                                                                                        |  |  |  |
| April 1997       | -026    | Part I: Added Spec Change 3; added Doc Changes 7 and 8.                                                                                                                                                                                                                                                                                                |  |  |  |
|                  |         | Part II: Added new Pentium OverDrive processor with MMX<br>Technology Stepping oxA3; added Spec Change 6 and 7; added<br>Errata 63–68; added Spec Clarifications 14 and 15; added Doc<br>Change 5.                                                                                                                                                     |  |  |  |
| May 1997         | -027    | Part I: Added Spec Clarification 20; addedDoc Change 9.                                                                                                                                                                                                                                                                                                |  |  |  |
|                  |         | Part II: None.                                                                                                                                                                                                                                                                                                                                         |  |  |  |

| Date of Revision | Version | Description                                                                                                            |
|------------------|---------|------------------------------------------------------------------------------------------------------------------------|
| June 1997        | -028    | Part I: Added Spec Changes 4–14, Added S-Spec 22; addedDoc Change 10.                                                  |
|                  |         | Part II: None.                                                                                                         |
| August 1997      | -029    | Part I: Added Spec Changes 15 and 16; addedDoc Changes 11 and 12.                                                      |
|                  |         | Part II: Added Doc Change 6.                                                                                           |
| September 1997   | -030    | Part I: Added Erratum 17DP; Added Spec Clarification 21.                                                               |
|                  |         | Part II: Added Spec Clarification 16.                                                                                  |
| October 1997     | -031    | Part I: Added Erratum 80 and revised Erratum 61. Added new mobile Pentium Processor with MMX technology stepping myA0. |
|                  |         | Part II: Added Erratum 69 and revised Erratum 43.                                                                      |
| November 1997    | -032    | Part II: Added new 200 MHz PentiumOverDrive processor with<br>MMX technology Stepping oxB1.                            |
| December 1997    | -033    | Part I: Added Spec Change 17.                                                                                          |
|                  |         | Part II: None.                                                                                                         |
| January 1998     | -034    | Part I: Added Erratum 81 and Spec Change 18.                                                                           |
|                  |         | Part II: Added Erratum 70.                                                                                             |

### PRFFACE

This document is an update to the specifications contained in the Pentium® Processor Family Developer's Manual, (Order Number 241428) and the Intel Architecture Software Developer's Manual Volume 1 and 2 (Order Numbers 243190 and 243191). It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools. It contains Specification Changes, S-Specs, Errata, Specification Clarifications and Documentation Changes, and is divided into the following two parts:

- Specification Update for 75/90/100/120/133/150/166/200/233 MHzPentium® Processors and Part I: Pentium Processors with MMX<sup>™</sup> Technology
- Specification Update for Pentium® OverDrive® Processors Part II:

#### Nomenclature

Specification Changes are modifications to the current published specifications. These changes will be incorporated in the next release of the specifications.

**S-Specs** are exceptions to the published specifications and apply only to the units assembled under that spec.

Errata are design defects or errors. Errata may cause the Pentium processor's behavior to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices.

Specification Clarifications describe a specification in greater detail or further highlight a specification's impact to a complex design situation. These clarifications will be incorporated in the next release of the specifications.

Documentation Changes include typos, errors, or omissions from the current published specifications. These changes will be incorporated in the next release of the specifications.

#### Identification Information

The Pentium processor can be identified by the following register contents:

| Family <sup>(1)</sup> | 75/90/100/120/<br>133/150/166/200/<br>233 MHz<br>Model 2 <sup>(2)</sup> | 63- and 83-MHz<br>Model 3 <sup>(2)</sup> | Pentium® Processors<br>with MMX™<br>Technology<br>Model 4 <sup>(2)</sup> | Pentium Processors<br>with MMX<br>Technology<br>Model 8 <sup>(2)</sup> |
|-----------------------|-------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------|
| 05h                   | 02h                                                                     | 03h                                      | 04h                                                                      | 08h                                                                    |
|                       | (described in Part I)                                                   | (described in Part II)                   | (described in Part I)                                                    | (described in Part I)                                                  |

NOTES:

The Family corresponds to bits [11:8] of the EDX register after RESET, bits [11:8] of the EAX register after the CPUID 1 instruction is executed, and the generation field of the Device ID register accessible through Boundary Scan.

The Model corresponds to bits [7:4] of the EDX register after RESET, bits [7:4] of the EAX register after the CPUID 2. instruction is executed, and the model field of the Device ID register accessible through Boundary Scan.

### Part I:

Specification Update for 75/90/100/120/133/150/166/ 200/233 MHz Pentium<sup>®</sup> Processors and Pentium Processors with MMX<sup>™</sup> Technology

### **GENERAL INFORMATION**

#### Top Markings







### int

QZZZZ ES 3.1V

INTEL 0 (92 '93



WC '92. 93

FFFFFFF SKZZZ 2.9V DDDD i INTEL 00 (92 93





### int<sub>e</sub>l.

mxA3-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production TCP Units:



mxB1-Step Pentium<sup>®</sup> Processor w/ MMX™ Technology Engineering Sample TCP Units:



mxB1-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production TCP Units:



mxA3-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Engineering Sample PPGA Units:



mxB1-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Engineering Sample PPGA Units:



mxB1-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production PPGA Units:



mxA3-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production PPGA Units:



xB1-Step Pentium<sup>®</sup> Processor w/ MMX™ Technology Engineering Sample SPGA Units:



xB1-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production SPGA Units:





xB1-Step Pentium<sup>®</sup> Processor w/ MMX™ Technology Engineering Sample PPGA Units:



myA0-Step Production TCP Units:



xB1-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production PPGA Units:



myA0-Step Engineering Sample TCP Units:



#### **Bottom Markings**





#### cC0-Step 200 MHz Engineering Sample PPGA Units:



mcC0-Step Engineering Sample SPGA Units: mcC0-Step Production SPGA Units:

cC0-Step Production PPGA Units:



**E0-Step Engineering Sample Units:** 



**E0-Step Production Units:** 





intel pentium w/MMXTM tech FV80503XXX

SZZZZ 2.8V

FFFFFFFF-[{SN}] @©'92 '95

XXXXX

SPGA Units:

iPP

mxA3-Step Pentium<sup>®</sup> Processor w/ MMX™ Technology Engineering Sample PPGA Units:



mxB1-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production PPGA Units:



xB1-Step Pentium<sup>®</sup> Processor w/ MMX™ Technology Engineering Sample PPGA Units:



mxA3-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production PPGA Units:



xB1-Step Pentium<sup>®</sup> Processor w/ MMX™ Technology Engineering Sample SPGA Units:



mxB1-Step Pentium<sup>®</sup> Processor w/ MMX™ Technology Engineering Sample PPGA Units:



xB1-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production SPGA Units:



xB1-Step Pentium<sup>®</sup> Processor w/ MMX<sup>™</sup> Technology Production PPGA Units:





#### **Boxed Pentium® Processors with Unattached Heatsinks**

#### **Top Markings**



w/ MMX<sup>™</sup> tech

BP80503XXX SZZZ FFFFFFF-DDDD INTEL C (92 '95

#### Boxed Pentium® Processors with Attached Heatsinks

#### **Top Markings**

C2, cB1, cC0 and E0-Step Boxed Pentium<sup>®</sup> Processor Fan Heatsink Base Marking:



xA3 and xB1-Step PPGA Boxed Pentium<sup>®</sup> Processor with MMX™ Technology Fan Heatsink Base Marking:



C2, cB1, cC0 and E0-Step Early Boxed Pentium<sup>®</sup> Processor Fan Heatsink Base Marking:



xA3 and xB1-Step SPGA Boxed Pentium<sup>®</sup> Processor with MMX™ Technology Fan Heatsink Base Marking:

cC0 and E0-Step Boxed Pentium<sup>®</sup> Processor Fan Heatsink Base Marking:





### int<sub>e</sub>l.

#### **Boxed Pentium® Processors**

#### **Bottom Markings**



## intel

#### xA3-Step and xB1-Step Boxed Pentium<sup>®</sup> Processor w/ MMX™ Technology Production PPGA Units:



xA3-Step and xB1-Step Boxed Pentium<sup>®</sup> Processor w/ MMX™ Technology Production SPGA Units:



#### NOTES:

- XX or XXX = Core Speed (MHz).
- BB = Bus speed (MHz).
- SZZZZ/SKZZZ = Product S-Spec number.
- FFFFFFF = FPO # (Test Lot Traceability #).
- For packages with heat spreaders, the inner line box defines the spreader edge.
- Ink Mark = All logo information on the heat spreader.
- Laser Mark = The two lines of information above and below the heat spreader. All bottomside information is laser mark.
- ES = Engineering Sample.
- QZZZZ = Sample Specification number.
- DDDD = Serialization code.
- YYY = iCOMP® index 2.0 OR iCOMP index. Intel is making an enhancement to the current plastic PGA (PPGA) and ceramic PGA (CPGA) desktop and mobile Pentium® processors with the addition of the iCOMP Index 2.0 rating as part of the processor package mark. For PPGA Pentium processors, the iCOMP index 2.0 will be marked on the bottom side (pin side) of the package and for CPGA it will be marked on the top side of the package. The part marking will be: iCOMP 2 # = XXX (67 for 75-MHz, 81 for 90-MHz, 90 for 100-MHz, 100 for 120-MHz, 111 for 133-MHz, 114 for 150-MHz, 127 for 166-MHz, and 142 for 200-MHz). Older parts may be marked with the iCOMP index (610 for 75-MHz and 735 for 90-MHz, 815 for 100-MHz, 1000 for 120-MHz, 1110 for 133-MHz, 1176 for 150-MHz, and 1308 for 166-MHz parts).
- TT = TCP Package, A = SPGA Package, FV = PPGA Package, BP = Boxed Processor in any package.
- The bottom markings on the C and cB1-step production units will replace the existing bottom marking on C-step parts effective 7/95.
- UU = 75 or 133 for 75- or 133-MHz Pentium processors, PP for all other speeds and MPP for mobile Pentium processors.
- K = V for VRE voltage range and S for standard voltage range.
- L = M for min valid MD timings and S for min valid standard timings.
- M = U is not tested for DP, but is tested for UP and MP. S is tested for DP, UP and MP.



|        | C      | PUID  | reenneregy | Identification info       |                           |                    |            |
|--------|--------|-------|------------|---------------------------|---------------------------|--------------------|------------|
| Туре   | Family | Model | Stepping   | Manufacturing<br>Stepping | Speed (MHz)<br>Core / Bus | S-Spec             | Comments   |
| 0      | 5      | 2     | 1          | B1                        | 75/50                     | Q0540              | ES         |
| 2      | 5      | 2     | 1          | B1                        | 75/50                     | Q0541              | ES         |
| 0      | 5      | 2     | 1          | B1                        | 90/60                     | Q0542              | STD        |
| 0      | 5      | 2     | 1          | B1                        | 90/60                     | Q0613              | VR         |
| 2      | 5      | 2     | 1          | B1                        | 90/60                     | Q0543              | DP         |
| 0      | 5      | 2     | 1          | B1                        | 100/66                    | Q0563              | STD        |
| 0      | 5      | 2     | 1          | B1                        | 100/66                    | Q0587              | VR         |
| 0      | 5      | 2     | 1          | B1                        | 100/66                    | Q0614              | VR         |
| 0      | 5      | 2     | 1          | B1                        | 75/50                     | Q0601              | TCP Mobile |
| 0      | 5      | 2     | 1          | B1                        | 90/60                     | SX879              | STD        |
| 0      | 5      | 2     | 1          | B1                        | 90/60                     | SX885              | MD         |
| 0      | 5      | 2     | 1          | B1                        | 90/60                     | SX909              | VR         |
| 2      | 5      | 2     | 1          | B1                        | 90/60                     | SX874              | DP, STD    |
| 0      | 5      | 2     | 1          | B1                        | 100/66                    | SX886              | MD         |
| 0      | 5      | 2     | 1          | B1                        | 100/66                    | SX910              | VR, MD     |
| 0      | 5      | 2     | 2          | B3                        | 90/60                     | Q0628              | STD        |
| 0 or 2 | 5      | 2     | 2          | B3                        | 90/60                     | Q0611              | STD        |
| 0 or 2 | 5      | 2     | 2          | B3                        | 90/60                     | Q0612              | VR         |
| 0      | 5      | 2     | 2          | B3                        | 100/66                    | Q0677              | VRE/MD     |
| 0      | 5      | 2     | 2          | B3                        | 75/50                     | Q0606              | TCP Mobile |
| 0      | 5      | 2     | 2          | B3                        | 75/50                     | SX951              | TCP Mobile |
| 0      | 5      | 2     | 2          | B3                        | 90/60                     | SX923              | STD        |
| 0      | 5      | 2     | 2          | B3                        | 90/60                     | SX922              | VR         |
| 0      | 5      | 2     | 2          | B3                        | 90/60                     | SX921              | MD         |
| 2      | 5      | 2     | 2          | B3                        | 90/60                     | SX942              | DP, STD    |
| 2      | 5      | 2     | 2          | B3                        | 90/60                     | SX943              | DP, VR     |
| 2      | 5      | 2     | 2          | B3                        | 90/60                     | SX944              | DP, MD     |
| 0      | 5      | 2     | 2          | B3                        | 90/60                     | SZ951 <sup>5</sup> | STD        |
| 0      | 5      | 2     | 2          | B3                        | 100/66                    | SX960              | VRE/MD     |

#### CPUID Manufacturing Speed (MHz) Core / Bus Type Family Model Stepping Stepping S-Spec Comments 2 75/50 TCP Mobile 5 4 B5 Q0704 0 or 2 0 or 2 5 2 4 B5 75/50 Q0666 STD 0 or 2 5 2 4 B5 90/60 Q0653 STD 5 2 4 B5 90/60 Q0654 VR 0 or 2 0 or 2 5 2 4 B5 90/60 Q0655 MD 5 2 MD 0 or 2 4 B5 100/66 Q0656 5 2 4 B5 Q0657 VR, MD 0 or 2 100/66 5 0 or 2 2 4 B5 100/66 Q0658 VRE/MD 5 Q0707 VRE/MD<sup>1</sup> 0 2 4 B5 120/60 5 STD<sup>1</sup> 0 2 4 B5 120/60 Q0708 5 2 SX975 TCP Mobile 0 4 B5 75/50 5 2 4 B5 75/50 SX961 STD 0 or 2 5 75/50 S7977<sup>5</sup> 0 or 2 2 4 B5 STD 5 2 0 or 2 4 B5 90/60 SX957 STD SX958 VR 0 or 2 5 2 4 B5 90/60 5 2 90/60 SX959 MD 0 or 2 4 B5 5 2 SZ978<sup>5</sup> STD 0 or 2 4 B5 90/60 5 2 4 B5 100/66 SX962 VRE/MD 0 or 2 5 2 5 C2 75/50 Q0725 TCP Mobile 0 0 or 2 5 2 5 C2 75/50 Q0700 STD 5 5 C2 2 75/50 Q0749 MD 0 or 2 5 2 C2 STD 5 90/60 Q0699 0 or 2 5 C2 0 or 2 2 5 100/50 or 66 Q0698 VRE/MD 5 2 5 C2 100/50 or 66 Q0697 STD 0 or 2 5 2 5 C2 120/60 Q0711 VRE/MD 0 5 2 5 C2 0 120/60 Q0732 VRE/MD 0 5 2 5 C2 133/66 Q0733 MD C2 0 5 2 5 133/66 Q0751 MD 0 5 2 5 C2 Q0775 VRE/MD 133/66



|        | С      | PUID  |          |                           | (,                        |                    |                             |
|--------|--------|-------|----------|---------------------------|---------------------------|--------------------|-----------------------------|
| Туре   | Family | Model | Stepping | Manufacturing<br>Stepping | Speed (MHz)<br>Core / Bus | S-Spec             | Comments                    |
| 0      | 5      | 2     | 5        | C2                        | 75/50                     | SK079              | TCP Mobile                  |
| 0 or 2 | 5      | 2     | 5        | C2                        | 75/50                     | SX969              | STD                         |
| 0 or 2 | 5      | 2     | 5        | C2                        | 75/50                     | SX998              | MD                          |
| 0 or 2 | 5      | 2     | 5        | C2                        | 75/50                     | SZ994 <sup>5</sup> | STD                         |
| 0 or 2 | 5      | 2     | 5        | C2                        | 75/50                     | SU070 <sup>6</sup> | STD                         |
| 0 or 2 | 5      | 2     | 5        | C2                        | 90/60                     | SX968              | STD                         |
| 0 or 2 | 5      | 2     | 5        | C2                        | 90/60                     | SZ995 <sup>5</sup> | STD                         |
| 0 or 2 | 5      | 2     | 5        | C2                        | 90/60                     | SU031 <sup>6</sup> | STD                         |
| 0 or 2 | 5      | 2     | 5        | C2                        | 100/50 or 66              | SX970              | VRE/MD                      |
| 0 or 2 | 5      | 2     | 5        | C2                        | 100/50 or 66              | SX963              | STD                         |
| 0 or 2 | 5      | 2     | 5        | C2                        | 100/50 or 66              | SZ996 <sup>5</sup> | STD                         |
| 0 or 2 | 5      | 2     | 5        | C2                        | 100/50 or 66              | SU032 <sup>6</sup> | STD                         |
| 0      | 5      | 2     | 5        | C2                        | 120/60                    | SK086              | VRE/MD                      |
| 0      | 5      | 2     | 5        | C2                        | 120/60                    | SX994              | VRE/MD                      |
| 0      | 5      | 2     | 5        | C2                        | 120/60                    | SU033 <sup>6</sup> | VRE/MD                      |
| 0      | 5      | 2     | 5        | C2                        | 133/66                    | SK098              | MD                          |
| 0      | 5      | 2     | 5        | mA1 <sup>4</sup>          | 75/50                     | Q0686              | VRT <sup>2</sup> , TCP      |
| 0      | 5      | 2     | 5        | mA1 <sup>4</sup>          | 75/50                     | Q0689              | VRT <sup>2</sup> , SPGA     |
| 0      | 5      | 2     | 5        | mA1 <sup>4</sup>          | 90/60                     | Q0694              | VRT <sup>2</sup> , TCP      |
| 0      | 5      | 2     | 5        | mA1 <sup>4</sup>          | 90/60                     | Q0695              | VRT <sup>2</sup> , SPGA     |
| 0      | 5      | 2     | 5        | mA1 <sup>4</sup>          | 75/50                     | SK089              | VRT <sup>2</sup> , TCP      |
| 0      | 5      | 2     | 5        | mA1 <sup>4</sup>          | 75/50                     | SK091              | VRT <sup>2</sup> , SPGA     |
| 0      | 5      | 2     | 5        | mA1 <sup>4</sup>          | 90/60                     | SK090              | VRT <sup>2</sup> , TCP      |
| 0      | 5      | 2     | 5        | mA1 <sup>4</sup>          | 90/60                     | SK092              | VRT <sup>2</sup> , SPGA     |
| 0 or 2 | 5      | 2     | В        | cB1 <sup>4</sup>          | 120/60                    | Q0776              | STD/no Kit <sup>3</sup>     |
| 0 or 2 | 5      | 2     | В        | cB1 <sup>4</sup>          | 133/66                    | Q0772              | STD/no Kit <sup>3</sup>     |
| 0 or 2 | 5      | 2     | В        | cB1 <sup>4</sup>          | 133/66                    | Q0773              | STD                         |
| 0 or 2 | 5      | 2     | В        | cB1 <sup>4</sup>          | 133/66                    | Q0774              | VRE/MD, no Kit <sup>3</sup> |
| 0 or 2 | 5      | 2     | В        | cB1 <sup>4</sup>          | 120/60                    | SK110              | STD/no Kit <sup>3</sup>     |
| 0 or 2 | 5      | 2     | В        | cB1 <sup>4</sup>          | 133/66                    | SK106              | STD/no Kit <sup>3</sup>     |

#### CPUID Manufacturing Speed (MHz) Core / Bus Type Family Model Stepping Stepping S-Spec Comments cB1<sup>4</sup> В S106J7 STD/no Kit<sup>3</sup> 5 2 133/66 0 or 2 0 or 2 5 2 в cB1<sup>4</sup> 133/66 SK107 STD cB1<sup>4</sup> SU0386 STD/no Kit<sup>3</sup> 0 or 2 5 2 В 133/66 5 mcB1<sup>4</sup> VRT<sup>2</sup>, TCP 0 2 в 100/66 Q0884 5 2 в mcB1<sup>4</sup> VRT<sup>2</sup>, TCP 0 120/60 Q0779 0 5 2 В mcB1<sup>4</sup> 120/60 Q0808 3.3V. SPGA mcB1<sup>4</sup> VRT<sup>2</sup>, TCP 5 SY029 0 2 В 100/66 5 2 в mcB1<sup>4</sup> 120/60 SK113 VRT<sup>2</sup>, TCP 0 5 2 в mcB1<sup>4</sup> SK118<sup>7</sup> VRT<sup>2</sup>. TCP 0 120/60 mcB1<sup>4</sup> 0 5 2 В 120/60 SX999 3.3V, SPGA 5 2 С cC0Q0843 STD/No Kit<sup>3</sup> 0 or 2 133/66 5 С 0 or 2 2 cC0 133/66 Q0844 STD 5 2 С cC0 STD 150/60 Q0835 0 or 2 С STD, PPGA9 5 2 cC0 150/60 Q0878 0 or 2 5 С SU1226 STD 0 or 2 2 cC0150/60 VRE/No Kit<sup>3</sup> 5 2 С cC0 Q0836 0 or 2 166/66 5 2 С cC0 VRE 0 or 2 166/66 Q0841 5 С VRE. PPGA<sup>9</sup> 0 or 2 2 cC0 166/66 Q0886 5 С VRE. PPGA<sup>9</sup> 0 or 2 2 cC0 166/66 Q0890 5 2 С Q0949<sup>8</sup> VRE, PPGA<sup>9</sup> 0 cC0 166/66 5 2 С cC0 200/66 Q0951F<sup>10</sup> VRE, PPGA<sup>9</sup> 0 or 2 С Q0951<sup>8</sup> VRE. PPGA<sup>9</sup> 0 5 2 cC0 200/66 0 5 2 С cC0 SL25H6, 8, VRE. PPGA<sup>9</sup> 200/66 0 or 2 С cC0 SL22M<sup>6</sup> 5 2 120/60 STD 5 2 С cC0 120/60 SL25J<sup>5</sup> STD 0 or 2 0 or 2 5 2 С cC0 120/60 SY062 STD С 0 or 2 5 2 cC0 133/66 SI 22Q6 STD 5 2 С 133/66 SL25L5 STD 0 or 2 cC0 5 С 2 SY022 STD cC0 133/66 0 or 2 5 2 С cC0 133/66 SY023 STD/ No Kit<sup>3</sup> 0 or 2 5 2 С SU0736 STD/ No Kit<sup>3</sup> cC0 133/66 0 or 2



|        | C      | PUID  |             |                           |                           |                       |                                                     |
|--------|--------|-------|-------------|---------------------------|---------------------------|-----------------------|-----------------------------------------------------|
| Туре   | Family | Model | Stepping    | Manufacturing<br>Stepping | Speed (MHz)<br>Core / Bus | S-Spec                | Comments                                            |
| 0 or 2 | 5      | 2     | С           | cC0                       | 150/60                    | SY015                 | STD                                                 |
| 0 or 2 | 5      | 2     | С           | cC0                       | 150/60                    | SU071 <sup>6</sup>    | STD                                                 |
| 0 or 2 | 5      | 2     | С           | cC0                       | 166/66                    | SL24R                 | VRE, No<br>Kit <sup>3,13</sup>                      |
| 0 or 2 | 5      | 2     | С           | cC0                       | 166/66                    | SY016                 | VRE, No Kit <sup>3</sup>                            |
| 0 or 2 | 5      | 2     | С           | cC0                       | 166/66                    | SY017                 | VRE                                                 |
| 0 or 2 | 5      | 2     | С           | cC0                       | 166/66                    | SU072 <sup>6</sup>    | VRE, No Kit <sup>3</sup>                            |
| 0      | 5      | 2     | С           | cC0                       | 166/66                    | SY037 <sup>8</sup>    | VRE, PPGA <sup>9</sup>                              |
| 0 or 2 | 5      | 2     | С           | cC0                       | 200/66                    | SY044                 | VRE, PPGA <sup>9</sup>                              |
| 0      | 5      | 2     | С           | cC0                       | 200/66                    | SY045 <sup>8,15</sup> | VRE, PPGA <sup>9</sup>                              |
| 0      | 5      | 2     | 2 C cC0 200 |                           | 200/66                    | SU114 <sup>5,8,</sup> | VRE, PPGA <sup>9</sup>                              |
| 0      | 5      | 2     | С           | cC0                       | 200/66                    | SL24Q <sup>8</sup>    | VRE, PPGA <sup>9</sup> ,<br>No Kit <sup>3, 13</sup> |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 75/50                     | Q0848                 | VRT <sup>2</sup> , TCP                              |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 75/50                     | Q0851                 | VRT <sup>2</sup> , SPGA                             |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 90/60                     | Q0849                 | VRT <sup>2</sup> , TCP                              |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 90/60                     | Q0852                 | VRT <sup>2</sup> , SPGA                             |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 100/66                    | Q0850                 | VRT <sup>2</sup> , TCP                              |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 100/66                    | Q0853                 | VRT <sup>2</sup> , SPGA                             |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 75/50                     | SK119                 | VRT <sup>2</sup> , TCP                              |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 75/50                     | SK122                 | VRT <sup>2</sup> , SPGA                             |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 90/60                     | SK120                 | VRT <sup>2</sup> , TCP                              |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 90/60                     | SK123                 | VRT <sup>2</sup> , SPGA                             |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 100/66                    | SK121                 | VRT <sup>2</sup> , TCP                              |
| 0      | 5      | 7     | 0           | mA4 <sup>4</sup>          | 100/66                    | SK124                 | VRT <sup>2</sup> , SPGA                             |
| 0      | 5      | 2     | С           | mcC0 <sup>4</sup>         | 100/66                    | Q0887                 | TCP/VRT <sup>2</sup>                                |
| 0      | 5      | 2     | С           | mcC0 <sup>4</sup>         | 120/60                    | Q0879                 | TCP/VRT <sup>2</sup>                                |
| 0      | 5      | 2     | С           | mcC0 <sup>4</sup>         | 120/60                    | Q0880                 | SPGA 3.1V                                           |
| 0      | 5      | 2     | С           | mcC0 <sup>4</sup>         | 133/66                    | Q0881                 | TCP/VRT <sup>2</sup>                                |

#### CPUID Manufacturing Speed (MHz) Core / Bus Type Family Model Stepping Stepping S-Spec Comments С mcC0<sup>4</sup> 0 5 2 133/66 Q0882 SPGA 3.1V 0 5 2 С $mcC0^4$ 150/60 Q024 TCP/VRT<sup>2</sup> С $mcC0^4$ 0 5 2 150/60 Q0906 TCP 3.1V 0 5 2 С mcC0<sup>4</sup> SPGA/VRT<sup>2</sup> 150/60 Q040 0 5 2 С mcC0<sup>4</sup> 75/50 SY056 TCP/VRT<sup>2</sup> 5 С mcC0<sup>4</sup> TCP/VRT<sup>2</sup> 0 2 100/66 SY020 5 2 С $mcC0^4$ SY046 SPGA 3.1V 0 100/66 5 С TCP/VRT<sup>2</sup> 0 2 mcC0<sup>4</sup> 120/60 SY021 5 С $mcC0^4$ SY027 SPGA 3.1V 0 2 120/60 5 С 0 2 mcC0<sup>4</sup> 120/60 SY030 SPGA 3.3V 5 2 С $mcC0^4$ TCP/VRT<sup>2</sup> 0 133/66 SY019 0 5 2 С mcC0<sup>4</sup> 133/66 SY028 SPGA 3.1V 5 С mcC0<sup>4</sup> TCP/VRT<sup>2</sup> 0 2 150/60 SY061 С mcC0<sup>4</sup> 0 5 2 150/60 SY043 **TCP 3.1V** С mcC0<sup>4</sup> SPGA/VRT<sup>2</sup> 0 5 2 150/60 SY058 5 2 0 6 E0 75/50 Q0846 TCP Mobile 0 or 2 5 2 6 E0 75/50 Q0837 STD 5 6 0 or 2 2 F0 90/60 Q0783 STD 5 2 6 E0 100/50 or 66 Q0784 STD 0 or 2 0 or 2 5 2 6 E0 120/60 Q0785 VRE 5 6 2 E0 75/50 0 SY009 TCP Mobile 5 2 SY005 6 E0 75/50 STD 0 or 2 0 or 2 5 2 6 E0 75/50 SU0975 STD SU0986 5 2 6 E0 75/50 0 or 2 STD 5 2 6 90/60 SY006 STD 0 or 2 E0 5 2 6 E0 0 or 2 100/50 or 66 SY007 STD 0 or 2 5 2 6 F0 100/50 or 66 SU110<sup>5</sup> STD SU0996 0 or 2 5 2 6 E0 100/50 or 66 STD 5 2 6 STD 0 or 2 E0 120/60 SY033 5 2 6 E0 120/60 SU100<sup>6</sup> STD 0 or 2



|        | C      | PUID | 0,          |                           | ,      |                        |                         |
|--------|--------|------|-------------|---------------------------|--------|------------------------|-------------------------|
| Туре   | Family |      |             | Speed (MHz)<br>Core / Bus | S-Spec | Comments               |                         |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 150/60 | Q020                   | ES, PPGA <sup>12</sup>  |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 166/66 | Q019                   | ES, PPGA <sup>12</sup>  |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 200/66 | Q018                   | ES, PPGA <sup>12</sup>  |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 166/66 | SL23T <sup>6, 18</sup> | SPGA <sup>12</sup>      |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 166/66 | SL23R <sup>5</sup>     | PPGA <sup>9,12</sup>    |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 166/66 | SL25M <sup>6</sup>     | PPGA <sup>9,12</sup>    |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 166/66 | SY059                  | PPGA <sup>12</sup>      |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 166/66 | SL2HU 5                | SPGA <sup>12</sup>      |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 166/66 | SL239                  | SPGA <sup>12</sup>      |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 166/66 | SL26V                  | SPGA <sup>12,13</sup>   |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 166/66 | SL26H                  | PPGA <sup>12,13</sup>   |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 200/66 | SL26J <sup>15</sup>    | PPGA <sup>12,13</sup>   |
| 0 or 2 | 5      | 4    | 4 4 xA3 200 |                           | 200/66 | SY060                  | PPGA <sup>12</sup>      |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 200/66 | SL26Q <sup>5</sup>     | PPGA <sup>9,12,13</sup> |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 200/66 | SL274 <sup>6</sup>     | PPGA <sup>9,12,13</sup> |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 200/66 | SL23S <sup>5</sup>     | PPGA <sup>9,12</sup>    |
| 0 or 2 | 5      | 4    | 4           | xA3                       | 200/66 | SL25N <sup>6</sup>     | PPGA <sup>9,12</sup>    |
| 0      | 5      | 4    | 4           | mxA3                      | 150/60 | Q016                   | ES, TCP <sup>11</sup>   |
| 0      | 5      | 4    | 4           | mxA3                      | 150/60 | Q061                   | ES, PPGA <sup>11</sup>  |
| 0      | 5      | 4    | 4           | mxA3                      | 166/66 | Q017                   | ES, TCP <sup>11</sup>   |
| 0      | 5      | 4    | 4           | mxA3                      | 166/66 | Q062                   | ES, PPGA <sup>11</sup>  |
| 0      | 5      | 4    | 4           | mxA3                      | 150/60 | SL22G                  | TCP <sup>11</sup>       |
| 0      | 5      | 4    | 4           | mxA3                      | 150/60 | SL246                  | PPGA <sup>11</sup>      |
| 0      | 5      | 4    | 4           | mxA3                      | 166/66 | SL22F                  | TCP <sup>11</sup>       |
| 0      | 5      | 4    | 4           | mxA3                      | 166/66 | SL23Z                  | PPGA <sup>11</sup>      |
| 0 or 2 | 5      | 4    | 3           | xB1                       | 166/66 | Q125                   | ES, PPGA <sup>12</sup>  |
| 0 or 2 | 5      | 4    | 3           | xB1                       | 166/66 | Q126                   | ES, SPGA <sup>12</sup>  |
| 0 or 2 | 5      | 4    | 3           | xB1                       | 200/66 | Q124                   | ES, PPGA <sup>12</sup>  |
| 0 or 2 | 5      | 4    | 3           | xB1                       | 233/66 | Q140                   | ES, PPGA <sup>12</sup>  |
| 0 or 2 | 5      | 4    | 3           | xB1                       | 166/66 | SL27H                  | PPGA <sup>12</sup>      |
| 0 or 2 | 5      | 4    | 3           | xB1                       | 166/66 | SL27K                  | SPGA <sup>12</sup>      |

#### CPUID Manufacturing Speed (MHz) Core / Bus Type Family Model Stepping Stepping S-Spec Comments SL2HX<sup>5</sup> SPGA<sup>12</sup> 5 3 xB1 166/66 0 or 2 4 0 or 2 5 4 3 xB1 166/66 SL23X<sup>6</sup> SPGA<sup>12</sup> PPGA<sup>9, 12</sup> SL2FP<sup>5</sup> 0 or 2 5 4 3 xB1 166/66 PPGA<sup>9, 12</sup> 5 3 xB1 SL23V<sup>6</sup> 4 166/66 0 or 2 5 4 3 xB1 200/66 SL27J PPGA<sup>12</sup> 0 or 2 PPGA<sup>9, 12</sup> 5 3 SI 2FQ<sup>5</sup> 4 xB1 200/66 0 or 2 PPGA<sup>9, 12</sup> 5 3 xB1 200/66 SL23W<sup>6</sup> 0 or 2 4 5 PPGA<sup>12</sup> 0 or 2 4 3 xB1 233/66 SL27S 3 SL2BM<sup>5</sup> PPGA<sup>9, 12</sup> 5 4 xB1 233/66 0 or 2 5 PPGA<sup>9, 12</sup> 0 or 2 4 3 xB1 233/66 SL2936 ES. TCP<sup>17</sup> 0 5 4 3 mxB1 120/60 Q230 5 3 ES, TCP<sup>11</sup> Q130 0 4 mxB1 133/66 ES, PPGA<sup>11</sup> 0 5 4 3 mxB1 133/66 Q129 ES, TCP<sup>11</sup> 0 5 3 mxB1 150/60 Q116 4 3 ES. PPGA<sup>11</sup> 0 5 4 mxB1 150/60 Q128 ES, TCP<sup>11</sup> 5 3 0 4 mxB1 166/66 Q115 0 5 4 3 mxB1 166/66 Q127 ES, PPGA<sup>11</sup> TCP<sup>11</sup> 5 3 0 4 mxB1 133/66 SI 27D 0 5 3 SL27C PPGA<sup>11</sup> 4 mxB1 133/66 TCP<sup>11</sup> 0 5 4 3 mxB1 150/60 SL26U 5 3 0 mxB1 SL27B PPGA<sup>11</sup> 4 150/60 5 3 SL26T TCP<sup>11</sup> 0 mxB1 166/66 4 SL27A 0 5 4 3 mxB1 166/66 PPGA<sup>11</sup> TCP<sup>16</sup> 5 1 Q255 0 8 myA0 166/66 Q146 TCP<sup>16</sup> 0 5 8 1 myA0 200/66 TCP<sup>16</sup> 0 5 8 1 myA0 233/66 Q147 5 1 SL28P TCP<sup>16</sup> 0 8 200/66 mvA0 5 233/66 SL28Q TCP<sup>16</sup> 0 8 1 myA0 TCP<sup>19</sup> 0 5 8 1 myA0 266/66 Q250



#### NOTES:

- For a definition of STD, VR, VRE, MD, VRE/MD, refer to Specification Change 18 and S-Spec 10 in this document. ES
  refers to Engineering Samples. DP indicates that this part can only be used as a dual processor. CPU Type of "2" or "0
  or 2" indicates this part supports dual processing.
- The Type corresponds to bits [13:12] of the EDX register after RESET, bits [13:12] of the EAX register after the CPUID
  instruction is executed. This is shown as 2 different values based on the operation of the device as the primary
  processor or the dual processor upgrade.
- The Family corresponds to bits [11:8] of the EDX register after RESET, bits [11:8] of the EAX register after the CPUID
  instruction is executed.
- The Model corresponds to bits [7:4] of the EDX register after RESET, bits [7:4] of the EAX register after the CPUID instruction is executed.
- The Stepping corresponds to bits [3:0] of the EDX register after RESET, bits [3:0] of the EAX register after the CPUID instruction is executed.
- The absence of a package type in the comments column means the processor is SPGA by default.

1.  $T_{CASE} = 60^{\circ}C.$ 

- 2. VRT Intel's Voltage Reduction Technology: The  $V_{CC}$  for I/O is 3.3V, but the core  $V_{CC}$ , accounting for about 90% of power usage, is reduced to 2.9V, to reduce power consumption and heating.
- No Kit means that part meets the specifications but is not tested to support 82498/82493 and 82497/82492 cache timings.
- 4. STEPPING The cB1 stepping is logically equivalent to the C2-step, but on a different manufacturing process. The mcB1 step is logically equivalent to the cB1 step (except it does not support DP, APIC or FRC). The mcB1, mA1, mA4 and mcC0-steps also use Intel's VRT (Voltage Reduction Technology, see note 2 above) and are available in the TCP and/or SPGA package, primarily to support mobile applications. The mxA3 is logically equivalent to the xA3 stepping (except it does not support DP or APIC). All mobile steppings are distinguished by an additional "m" prefix, for "mobile". All steppings of the Pentium<sup>®</sup> processor with MMX<sup>™</sup> technology are distinguished by an additional "x" prefix.
- 5. This is a boxed Pentium processor without an attached fan heatsink.
- 6. This is a boxed Pentium processor with an attached fan heatsink.
- 7. These parts do not support boundary scan. S106J was previously marked (and is the same as) SK106J.
- 8. DP, FRC and APIC features are not supported on these parts.
- 9. These parts are packaged in the Plastic Pin Grid Array (PPGA) package. For additional specifications of this package, see specification clarifications 27 and 28.
- 10. Some Q0951F units are marked on the bottom side with spec number Q0951 and with an additional line immediately underneath spelling out "Full Feature" to properly identify the unit.
- 11. This is a mobile Pentium processor with MMX technology with a core operating voltage of 2.285V-2.665V.
- 12. This is a desktop Pentium processor with MMX technology with a core operating voltage of 2.7V 2.9V.
- Max Freq means the part may run only at the maximum specified frequency. Specifically, a 200-MHz may be run at 200 MHz +0/–5 MHz (195 – 200 MHz) and a 166-MHz may be run at 166 MHz +0/–5 MHz (161 – 166 MHz).
- SU114 and SL25H units are marked on the bottom side with a VMU code of "VSS". This is incorrect. The proper VMU code should read "VSU", since the units do not support DP, FRC or APIC features. This spec number has been discontinued and is replaced by spec number SY045.
- 15. This part also ships as a boxed processor with an unattached fan heatsink.
- This is a mobile Pentium processor with MMX technology with a core operating voltage of 1.665V 1.935V and an I/O
  operating voltage of 2.375V 2.625V.
- 17. This is a mobile Pentium processor with MMX technology with a core operating voltage of 2.10V-2.34V.
- 18. Some SL23T parts are incorrectly marked with "SSS" on the final line of the bottom side marking. The marking should read "2.8V" in this location. The incorrect marking does not affect the specification nor the operation of those units.
- This is a mobile Pentium Processor with MMX technology with a core operating voltage of 1.850V 2.150V and an I/O operating voltage of 2.375V 2.625V.

#### Summary Table of Changes

The following table indicates the Specification Changes, S-Specs, Errata, Specification Clarifications or Documentation Changes, which apply to the listed75/90/100/120/133/150/166/200/233 MHzPentium processor and Pentium processor with MMX technologysteppings. Intel intends to fix some of the errata in a future stepping of the component, and to account for the other outstanding issues through documentation or specification changes as noted. This table uses the following notations:

#### CODES USED IN SUMMARY TABLE

| X:                        | Erratum, Specification Change or Clarification that applies to this stepping.                       |
|---------------------------|-----------------------------------------------------------------------------------------------------|
| Doc:                      | Document change or update that will be implemented.                                                 |
| Fix:                      | This erratum is intended to be fixed in a future stepping of the component.                         |
| Fixed:                    | This erratum has been previously fixed.                                                             |
| NoFix:                    | There are no plans to fix this erratum.                                                             |
| (No mark) or (Blank Box): | This erratum is fixed in listed stepping or specification change does not apply to listed stepping. |
| DP:                       | Dual processing related errata.                                                                     |
| AP:                       | APIC related errata.                                                                                |
| TCP:                      | Applies to the listed stepping of a mobile Pentium processor in a TCP package only.                 |
| Shaded:                   | This item is either new or modified from the previous version of the document.                      |

| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | SPECIFICATION CHANGES                                           |
|-----|----|----|----|----|-----|-----|------|-----|-----|------|----|-----|------|-----|------|------|-------|-----------------------------------------------------------------|
| 1   | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | IDT limit violation causes GP fault, not interrupt 8            |
| 2   |    |    |    |    |     |     |      |     |     | Х    |    |     |      |     |      |      | Doc   | 150 MHz active power dissipation (typical) change               |
| 3   | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Redundant timing spec: t <sub>42d</sub> for all bus frequencies |
| 4   |    |    |    |    |     |     |      |     |     |      |    |     |      |     | Х    |      | Doc   | Stop clock power                                                |
| 5   |    |    |    |    |     |     |      |     |     |      |    |     |      | Х   | Х    |      | Doc   | Max valid delay A3 – A31                                        |
| 6   |    |    |    |    |     |     |      |     |     |      |    |     |      |     | Х    |      | Doc   | Max valid delay data bus D0 – D63                               |
| 7   |    |    |    |    |     |     |      |     |     |      |    |     |      |     | Х    |      | Doc   | Maximum Stop-Grant/AutoHALT<br>Power                            |
| 8   |    |    |    |    |     |     |      |     |     |      |    |     |      |     | Х    |      | Doc   | TCK V <sub>IL</sub>                                             |
| 9   |    |    |    |    |     |     |      |     |     |      |    |     |      | Х   | Х    |      | Doc   | 2/7 bus fraction                                                |
| 10  |    |    |    |    |     |     |      |     |     |      |    |     |      | Х   |      |      | Doc   | 233-MHz I <sub>CC</sub> speciifications                         |
| 11  |    |    |    |    |     |     |      |     |     |      |    |     |      | Х   |      |      | Doc   | Active power                                                    |
| 12  |    |    |    |    |     |     |      |     |     |      |    |     |      |     | Х    |      | Doc   | 133-MHz current and power specifications                        |
| 13  |    |    |    |    |     |     |      |     |     |      |    |     |      |     | Х    |      | Doc   | 1/2 bus fraction                                                |

| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | SPECIFICATION CHANGES<br>(Cont'd)                                                                                                                  |
|-----|----|----|----|----|-----|-----|------|-----|-----|------|----|-----|------|-----|------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 14  |    |    |    |    |     |     |      |     |     |      |    |     |      |     | Х    |      | Doc   | Maximum thermal design power                                                                                                                       |
| 15  |    |    |    |    |     |     |      |     |     |      |    | Х   |      | Х   |      |      | Doc   | PCHK# Low state output current in<br>DP mode                                                                                                       |
| 16  |    |    |    |    |     |     |      |     |     |      |    | Х   | Х    | Х   | Х    |      | Doc   | Absolute maximum rating for V $_{\rm CC3}$                                                                                                         |
| 17  |    |    |    |    |     |     |      |     |     |      |    |     |      |     | Х    |      | Doc   | 120/60 MHz $V_{CC},I_{CC}$ , power, DC and AC specifications                                                                                       |
| 18  |    |    |    |    |     |     |      |     |     |      |    |     |      |     |      | Х    | Doc   | 166- and 266-MHz $V_{CC2},I_{CC}$ and power specifications                                                                                         |
| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | S-SPECS                                                                                                                                            |
| 1   |    |    |    |    | Х   |     |      |     | Х   |      |    |     |      |     |      |      | Fixed | t <sub>6a</sub> , t <sub>6b</sub> , max valid delay A31 – A3,<br>BE7# – BE0#, ADS#, LOCK#                                                          |
| 2   |    |    |    |    | Х   |     |      |     | Х   |      |    |     |      |     |      |      | Fixed | Minimum required voltage separation between $Vcc_3$ and $Vcc_2$                                                                                    |
| 3   |    |    |    |    |     | Х   | Х    |     |     |      |    |     |      |     |      |      | Fixed | V <sub>IH</sub> for TRST#                                                                                                                          |
| 4   |    |    |    |    |     |     | Х    |     |     |      |    |     |      |     |      |      | Fixed | $V_{\rm IL}$ for BF and BF1 is reduced                                                                                                             |
| 5   |    |    |    |    |     |     |      |     |     | Х    |    |     |      |     |      |      | Fixed | Boundary scan timing changes                                                                                                                       |
| 6   |    |    |    |    |     |     |      |     |     | Х    |    |     |      |     |      |      | Fixed | SPGA Vcc <sub>2</sub> supply voltage change                                                                                                        |
| 7   |    |    |    |    | Х   |     |      |     | Х   |      |    |     |      |     |      |      | Fixed | AC specifications for the Pentium<br>Processor with Voltage Reduction<br>Technology                                                                |
| 8   |    |    |    |    |     |     | Х    |     |     | Х    |    |     |      |     |      |      | Fixed | Reduced V <sub>IL</sub> for TCK                                                                                                                    |
| 9   | Х  | Х  | Х  | Х  |     | Х   |      |     |     |      |    |     |      |     |      |      | Fixed | Mixing steppings in dual processing mode                                                                                                           |
| 10  | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      |    |     |      |     |      |      | Fixed | MD/VR/VRE specifications                                                                                                                           |
| 11  |    |    |    | Х  |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | 120-MHz and 133-MHz parts<br>(Q0707, Q0708, Q0711, Q0732,<br>Q0733, Q0751, Q0775, SK086,<br>SX994, SK098, SU033) do not<br>support dual processing |
| 12  |    |    |    | Х  |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | 120-MHz and 133-MHz parts<br>(Q0707, Q0708, Q0711, Q0733,<br>Q0751, Q0775, SK086, SK098) do<br>not support FRC                                     |
| 13  |    |    |    | Х  |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | 120-MHz and 133-MHz parts<br>(Q0707, Q0708, Q0711, Q0733,<br>Q0751, Q0775, SK086, SK098) V <sub>CC</sub><br>to CLK startup specification           |
| 14  |    |    |    | Х  |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | 120-MHz and 133-MHz parts<br>(Q0707, Q0708, Q0711, Q0733,<br>Q0751, Q0775, SK086, SK098)<br>current leakage on PICD1 pin                           |

| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1  | cC0  | mA4    | mcC0    | E0    | xA3   | mxA3 | xB1 | mxB1 | myA0 | Plans | S-SPECS (Cont'd)                                                                                          |
|-----|----|----|----|----|-----|-----|-------|------|--------|---------|-------|-------|------|-----|------|------|-------|-----------------------------------------------------------------------------------------------------------|
| 15  |    |    |    |    |     |     |       |      |        |         |       |       | Х    |     |      |      | Fixed | Mobile stop clock power                                                                                   |
| 16  |    |    |    |    |     |     |       |      |        |         |       | Х     | Х    |     |      |      | Fixed | I <sub>IH</sub> , input leakage current                                                                   |
| 17  |    |    |    |    |     |     |       |      |        |         |       | Х     | Х    |     |      |      | NoFix | Max valid delay A3 – A31 (Replaced<br>by a Spec Change)                                                   |
| 18  |    |    |    |    |     |     |       |      |        |         |       |       | Х    |     |      |      | Fixed | Max valid delay ADS#                                                                                      |
| 19  |    |    |    |    |     |     |       |      |        |         |       |       | Х    |     |      |      | Fixed | Max valid delay HITM#                                                                                     |
| 20  |    |    |    |    |     |     |       |      |        |         |       |       | Х    |     |      |      | NoFix | Max valid delay data bus D0 – D63<br>(Replaced by a Spec Change)                                          |
| 21  |    |    |    |    |     |     |       |      |        |         |       | Х     |      |     |      |      | Fixed | Desktop stop clock power                                                                                  |
| 22  |    |    |    |    |     |     |       |      |        |         |       |       |      |     | Х    |      | Fix   | Min valid delay data bus D0 – D63                                                                         |
| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1  | cC0  | mA4    | mcC0    | E0    | xA3   | mxA3 | xB1 | mxB1 | myA0 | Plans | ERRATA                                                                                                    |
| 1   | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Branch trace messages during lock cycles                                                                  |
| 2   | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Breakpoint or single-step may be<br>missed for one instruction following<br>STI                           |
| 3   | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | I/O restart does not function during<br>single stepping or data breakpoint<br>exceptions                  |
| 4   | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | NMI or INIT in SMM with I/O restart<br>during single-stepping                                             |
| 5   | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | SMI# and FLUSH# during shutdown                                                                           |
| 6   | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | No shutdown after IERR#                                                                                   |
| 7   | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | FLUSH# with a breakpoint pending<br>causes false DR6 values                                               |
| 8   | Х  |    |    |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Processor core may not serialize on bus idle                                                              |
| 9   | Х  | Х  | Х  | Х  | Х   | Х   |       |      |        |         |       |       |      |     |      |      | Fixed | SMIACT# premature assertion<br>during replacement writeback cycle                                         |
| 10  |    |    |    |    |     |     | Super | cede | d by a | Specifi | catio | on Ch | ange |     |      |      |       | STPCLK# deassertion not<br>recognized for 5 CLKs after BRDY#<br>returned                                  |
| 11  | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Future Pentium <sup>®</sup> OverDrive <sup>®</sup><br>processor FERR# contention in<br>two-socket systems |
| 12  | Х  |    |    |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Code cache lines are not invalidated<br>if snooped during AutoHALT or<br>Stop-Grant states                |
| 13  | Х  |    |    |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | STPCLK# assertion during<br>execution of the HALT instruction<br>hangs system                             |

#### PENTIUM<sup>®</sup> PROCESSOR SPECIFICATION UPDATE

# int<sub>el</sub>,

| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1  | cC0  | mA4    | mcC0    | E0    | xA3   | mxA3 | xB1 | mxB1 | myA0 | Plans | ERRATA (Cont'd)                                                                   |
|-----|----|----|----|----|-----|-----|-------|------|--------|---------|-------|-------|------|-----|------|------|-------|-----------------------------------------------------------------------------------|
| 14  | Х  | Х  | Х  | Х  | Х   | х   | Х     | х    | Х      | Х       | Х     | х     | Х    | Х   | Х    | Х    | NoFix | NMI or INIT during HALT within<br>SMM may cause large amount of<br>bus activity   |
| 15  | Х  | Х  | Х  | Х  | Х   | Х   | Х     | Х    | Х      | Х       | Х     |       |      |     |      |      | Fixed | RUNBIST restrictions when run<br>through boundary scan circuitry                  |
| 16  | Х  | Х  | Х  | Х  |     | Х   |       | Х    |        |         | Х     |       |      |     |      |      | Fixed | FRC mode miscompare due to<br>uninitialized internal register                     |
| 17  |    |    |    |    |     |     | Super | cede | d by a | Specifi | catio | on Ch | ange |     |      |      |       | STPCLK# restrictions during<br>EWBE#                                              |
| 18  | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Multiple allocations into branch target buffer                                    |
| 19  | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | 100-MHz REP MOVS speed path                                                       |
| 20  | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Overflow undetected on some<br>numbers on FIST                                    |
| 21  | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Six operands result in unexpected<br>FIST operation                               |
| 22  | Х  |    |    |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Snoop with table-walk violation may not invalidate snooped line                   |
| 23  | Х  | Х  |    |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | Slight precision loss for floating-<br>point divides on specific operand<br>pairs |
| 24  | Х  | Х  | Х  |    |     |     |       |      |        |         |       |       |      |     |      |      | Fixed | FLUSH#, INIT or machine check<br>dropped due to floating-point<br>exception       |
| 25  | Х  | Х  | Х  | Х  | Х   | Х   | Х     |      | Х      |         |       |       |      |     |      |      | Fixed | Floating-point operations may clear<br>alignment check bit                        |
| 26  | Х  | Х  | Х  | Х  | Х   | х   | Х     |      | Х      |         |       |       |      |     |      |      | Fixed | CMPXCHG8B across page<br>boundary may cause invalid opcode<br>exception           |
| 27  | Х  | Х  | Х  |    |     |     |       |      |        |         |       | Х     | Х    | Х   | Х    | Х    | NoFix | Single-step debug exception breaks out of HALT                                    |
| 28  | Х  | Х  | Х  | Х  | Х   | Х   | Х     | Х    | Х      | Х       | Х     |       |      |     |      |      | Fixed | Branch trace message corruption                                                   |
| 29  | Х  | Х  | Х  | Х  |     | Х   |       |      |        |         |       |       |      |     |      |      | Fixed | FRC lock-step failure during APIC write                                           |
| 30  | Х  | Х  | Х  | Х  | Х   | Х   | Х     |      | Х      |         |       |       |      |     |      |      | Fixed | BE4# – BE0# sampled incorrectly at min $V_{IH}$                                   |
| 31  | Х  | Х  | Х  | Х  |     | Х   |       |      |        |         |       |       |      |     |      |      | Fixed | Incorrect PCHK# output during<br>boundary scan if in DP mode                      |
| 32  | Х  | Х  | Х  | Х  | Х   | х   | Х     |      | Х      |         |       |       |      |     |      |      | Fixed | EIP altered after specific FP<br>operations followed by MOV Sreg,<br>Reg          |

# intel

#### PENTIUM® PROCESSOR SPECIFICATION UPDATE

| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | ERRATA (Cont'd)                                                                               |
|-----|----|----|----|----|-----|-----|------|-----|-----|------|----|-----|------|-----|------|------|-------|-----------------------------------------------------------------------------------------------|
| 33  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  |     |      |     |      |      | Fixed | WRMSR into illegal MSR does not<br>generate GP Fault                                          |
| 34  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Inconsistent data cache state from concurrent snoop and memory write                          |
| 35  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | BE3# – BE0# not driven during<br>boundary scan if RESET high                                  |
| 36  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  |     |      |     |      |      | Fixed | Incorrect FIP after RESET                                                                     |
| 37  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Second assertion of FLUSH# not<br>ignored                                                     |
| 38  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Segment limit violation by FPU<br>operand may corrupt FPU state                               |
| 39  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | FP exception inside SMM with<br>pending NMI hangs system                                      |
| 40  | Х  | Х  | Х  | Х  | Х   | Х   | Х    |     |     |      |    |     |      |     |      |      | Fixed | Current in Stop Clock state exceeds specification                                             |
| 41  | х  | Х  | Х  | Х  | Х   | Х   | Х    |     | Х   |      | Х  |     |      |     |      |      | Fixed | STPCLK# buffer samples incorrectly during boundary scan testing                               |
| 42  | Х  | Х  | Х  | Х  | Х   | Х   | Х    |     |     |      |    |     |      |     |      |      | Fixed | Incorrect decode of certain 0F<br>instructions                                                |
| 43  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Data breakpoint deviations                                                                    |
| 44  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Event monitor counting discrepancies                                                          |
| 45  | Х  | Х  | Х  | Х  | х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | VERR type instructions causing<br>page fault task switch with T bit set<br>may corrupt CS:EIP |
| 46  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | BUSCHK# interrupt has wrong<br>priority                                                       |
| 47  | Х  | Х  | Х  | Х  | Х   |     |      |     | Х   |      | Х  |     |      |     |      |      | Fixed | BF and CPUTYP buffers sample<br>incorrectly during boundary scan<br>testing                   |
| 48  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Matched but disabled data<br>breakpoint can be lost by STPCLK#<br>assertion                   |
| 49  | Х  | Х  | Х  | Х  | х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | STPCLK# ignored in SMM when<br>INIT or NMI pending                                            |
| 50  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  |     |      | Х   | Х    |      | Fixed | STPCLK# pullup not engaged at<br>RESET                                                        |
| 51  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | A fault causing a page fault can<br>cause an instruction to execute<br>twice                  |

No. B1 B3 B5 C2 mA1 cB1 mcB1 cC0 mA4 mcC0 E0 xA3 mxA3 xB1 mxB1 myA0 Plans ERRATA (Cont'd)

#### PENTIUM<sup>®</sup> PROCESSOR SPECIFICATION UPDATE



| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | ERRATA (Cont'd)                                                                                          |
|-----|----|----|----|----|-----|-----|------|-----|-----|------|----|-----|------|-----|------|------|-------|----------------------------------------------------------------------------------------------------------|
| 70  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Stack underflow in IRET gives #GP, not #SS                                                               |
| 69  | Х  | х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | ADS# may be delayed after HLDA deassertion                                                               |
| 68  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | х   | Х    | Х   | Х    | Х    | NoFix | Asserting TRST# pin or issuing<br>JTAG instructions does not exit<br>TAP Hi-Z state                      |
| 67  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Code cache dump may cause<br>wrong IERR#                                                                 |
| 66  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | STPCLK# on RSM to HLT causes<br>non-standard behavior                                                    |
| 65  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | TRST# not asynchronous                                                                                   |
| 64  | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Double fault may generate illegal bus cycle                                                              |
| 63  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Single step may not be reported on first instruction after FLUSH#                                        |
| 62  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | REP string instruction not<br>interruptable by STPCLK#                                                   |
| 61  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | STPCLK# ,FLUSH# or SMI# after<br>STI                                                                     |
| 60  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Turning off paging may result in<br>prefetch to random location                                          |
| 59  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Short form of mov EAX / AX / AL<br>may not pair                                                          |
| 58  |    |    |    |    | Х   |     | Х    |     | Х   | Х    |    |     |      |     |      |      | Fixed | Some input pins may float high when core $V_{CC}$ powers up after I/O $V_{CC}$ (mobile CPU)              |
| 57  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Double fault counter may not<br>increment correctly                                                      |
| 56  | Х  | Х  | Х  | Х  | х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Benign exceptions can erroneously cause double fault                                                     |
| 55  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Corrupted HLT flag can cause<br>skipped or incorrect instruction, or<br>CPU hang                         |
| 54  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | V86 interrupt routine at illegal<br>privilege level can cause spurious<br>pushes to stack                |
| 53  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | FBSTP stores BCD operand<br>incorrectly If address wrap and FPU<br>error both occur                      |
| 52  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Machine check exception pending,<br>then HLT, can cause skipped or<br>incorrect instruction, or CPU hang |

#### PENTIUM® PROCESSOR SPECIFICATION UPDATE

| 71  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Performance monitoring pins<br>PM[1:0] may count the events<br>incorrectly                   |
|-----|----|----|----|----|-----|-----|------|-----|-----|------|----|-----|------|-----|------|------|-------|----------------------------------------------------------------------------------------------|
| 72  |    |    |    |    |     |     |      |     |     |      |    | Х   | Х    |     |      |      | Fixed | BIST is disabled                                                                             |
| 73  |    |    |    |    |     |     |      |     |     |      |    | Х   | Х    | Х   | Х    | Х    | NoFix | Branch trace messages may cause system hang                                                  |
| 74  |    |    |    |    |     |     |      |     |     |      |    | Х   | Х    |     |      |      | Fixed | Enabling RDPMC in CR4 and also using SMM may cause shutdown                                  |
| 75  |    |    |    |    |     |     |      |     |     |      |    | Х   | Х    |     |      | Х    | Fixed | Event monitor counting discrepancies (fix)                                                   |
| 76  |    |    |    |    |     |     |      |     |     |      |    | Х   | Х    | Х   | Х    | Х    | NoFix | Event monitor counting discrepancies (Nofix)                                                 |
| 77  |    |    |    |    |     |     |      |     |     |      |    | Х   | Х    |     |      |      | Fixed | INVD may leave valid entries in the cache due to snoop interaction                           |
| 78  |    |    |    |    |     |     |      |     |     |      |    | х   | Х    | х   | Х    | Х    | NoFix | TLB update is blocked after a<br>specific sequence of events with a<br>misaligned descriptor |
| 79  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | NoFix | Erroneous debug exception on<br>POPF/IRET instructions with a GP<br>fault                    |
| 80  |    |    |    |    |     |     |      |     |     |      |    | Х   | Х    | Х   | Х    | Х    | NoFix | CR2 and CR4 Content upon Return<br>from SMM                                                  |
| 81  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Fix   | Invalid operand with locked<br>CMPXCHG8B instruction                                         |
| 1DP | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Problem with external snooping<br>while two cycles are pending on the<br>bus                 |
| 2DP | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | STPCLK# assertion and the Stop-<br>Grant bus cycle                                           |
| 3DP | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | External snooping with AHOLD asserted may cause processor to hang                            |
| 4DP | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Address parity check not supported in dual processing mode                                   |
| 5DP | Х  | Х  |    |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Inconsistent cache state may result<br>from interprocessor pipelined READ<br>into a WRITE    |
| 6DP | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Processors hang during Zero WS, pipelined bus cycles                                         |
| 7DP | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Bus lock-up problem in a specific dual processing mode sequence                              |
| 8DP | Х  | Х  | Х  | Х  |     | Х   |      |     |     |      |    |     |      |     |      |      | Fixed | Incorrect assertion of PHITM#<br>without PHIT#                                               |
| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | ERRATA (Cont'd)                                                                              |



| 9DP  | Х  | Χ  | Χ  | Х  |     | Х   |      |     |     |      |    |     |      |     |      |      | Fixed | Double issuance of read cycles                                                               |
|------|----|----|----|----|-----|-----|------|-----|-----|------|----|-----|------|-----|------|------|-------|----------------------------------------------------------------------------------------------|
| 10DP | Х  | Х  | Х  | Х  |     | Х   |      |     |     |      |    |     |      |     |      |      | Fixed | Line invalidation may occur on read<br>or prefetch cycles                                    |
| 11DP | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  |     |      |     |      |      | Fixed | EADS# or floating ADS# may cause extra invalidates                                           |
| 12DP | Х  | Х  | Х  | Х  |     | Х   |      |     |     |      |    |     |      |     |      |      | Fixed | HOLD and BOFF# during APIC<br>cycle may cause dual processor<br>arbitration problem          |
| 13DP | Х  | Х  | Х  | Х  |     | Х   |      |     |     |      |    |     |      |     |      |      | Fixed | System hang after hold during local<br>APIC second INTA cycle                                |
| 14DP | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  |     |      |     |      |      | Fixed | External snoop can be incorrectly invalidated                                                |
| 15DP | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  | Х   |      | Х   |      |      | NoFix | STPCLK# re-assertion recognition<br>constraint with DP                                       |
| 16DP | Х  | Х  | Х  | Х  |     | Х   |      | х   |     |      | Х  | х   |      | х   |      |      | NoFix | Second assertion of FLUSH# during<br>flush acknowledge cycle may cause<br>hang               |
| 17DP |    |    |    |    |     |     |      |     |     |      |    |     |      | х   |      |      | NoFix | Asserting FLUSH# may cause a<br>processor deadlock in a DP system<br>with a 2/7 bus fraction |
| 1AP  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Remote read message shows valid status after a checksum error                                |
| 2AP  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Chance of clearing an unread error in the error register                                     |
| 3AP  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Writes to error register clears register                                                     |
| 4AP  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Three interrupts of the same priority causes lost local interrupt                            |
| 5AP  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | APIC bus synchronization lost due to checksum error on a remote read message                 |
| 6AP  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | HOLD during a READ from local<br>APIC register may cause incorrect<br>PCHK#                  |
| 7AP  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | HOLD during an outstanding<br>interprocessor pipelined APIC cycle<br>hangs processor         |
| 8AP  | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | PICCLK reflection may cause an<br>APIC checksum error                                        |
| 9AP  | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  |     |      |     |      |      | Fixed | Spurious interrupt in APIC through local mode                                                |
| 10AP | Х  | Χ  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Potential for lost interrupts while using APIC in through Local mode                         |
| No.  | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | ERRATA (Cont'd)                                                                              |

#### PENTIUM® PROCESSOR SPECIFICATION UPDATE

| 11AP | Х  | Х  | Х  | Х  |     | Х   |      |     |     |      |    |     |      |     |      |      | Fixed | Back to back assertions of HOLD or<br>BOFF# may cause lost APIC write<br>cycle               |
|------|----|----|----|----|-----|-----|------|-----|-----|------|----|-----|------|-----|------|------|-------|----------------------------------------------------------------------------------------------|
| 12AP | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      |    |     |      |     |      |      | Fixed | System hangs when BOFF# is<br>asserted during second internal<br>INTA cycle                  |
| 13AP | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  |     |      |     |      |      | Fixed | APIC pipeline cycle during cache<br>linefill causes restarted cycle to lose<br>its attribute |
| 14AP | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  | Х   |      | Х   |      | Х    | NoFix | INIT and SMI via the APIC three-<br>wire bus may be lost                                     |
| 15AP |    |    |    |    |     |     |      | Х   |     |      | Х  |     |      |     |      |      | Fixed | IERR# in FRC lock-step mode<br>during APIC write                                             |
| 16AP | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   |     |      | Х  |     |      |     |      |      | Fixed | Inadvertent BRDY# during external<br>INTA cycle with BOFF#                                   |
| 17AP | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  |     |      |     |      |      | Fixed | APIC read cycle may not complete<br>upon assertion of BOFF# and<br>HOLD                      |
| 18AP | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  | Х   |      | Х   |      | Х    | NoFix | PICCLK must toggle for at least twenty cycles before RESET                                   |
| 19AP |    |    |    |    |     |     |      |     |     |      |    | Х   |      |     |      |      | Fixed | APIC ID can not be changed                                                                   |
| 1TCP | Х  |    |    |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | CPU may not reset correctly due to<br>floating FRCMC# pin                                    |
| 2TCP | Х  |    |    | Х  | Х   |     | Х    |     | Х   | Х    | Х  |     |      |     |      |      | Fixed | BRDY# does not have buffer selection capability                                              |
| No.  | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | SPECIFICATION<br>CLARIFICATIONS                                                              |
| 1    | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  | Х   |      | Х   |      |      | Doc   | Pentium processor's response to startup and init IPIs                                        |
| 2    | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Doc   | APIC timer use clarification                                                                 |
| 3    | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | PICCLK reflection may cause APIC checksum errors and dropped IPIs                            |
| 4    | Х  | Х  | Х  |    |     |     |      |     |     |      |    |     |      |     |      |      | Fixed | Boundary scan RUNBIST register requires initialization prior to use                          |
| 5    | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Only one SMI# can be latched during SMM                                                      |
| 6    | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | APIC 8-bit access                                                                            |
| 7    | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | LOCK prefix excludes APIC memory space                                                       |
| 8    | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | SMI# activation may cause a nested NMI handling                                              |
| No.  | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | SPECIFICATION<br>CLARIFICATIONS (Cont'd)                                                     |



|     |    |    |    |    |     |     |      |     |     |      |    | -   |      |     |      |      | -     |                                                                                     |
|-----|----|----|----|----|-----|-----|------|-----|-----|------|----|-----|------|-----|------|------|-------|-------------------------------------------------------------------------------------|
| 9   | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Code breakpoints set on<br>meaningless prefixes not<br>guaranteed to be recognized  |
| 10  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Resume flag should be set by software                                               |
| 11  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Data breakpoints on INS delayed one iteration                                       |
| 12  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | When L1 cache disabled, inquire cycles are blocked                                  |
| 13  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Serializing operation required when<br>one CPU modifies another CPU's<br>code       |
| 14  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | х   | Х    | Х   | Х    | Х    | Doc   | For correct translations, the TLB should be flushed after the PSE bit in CR4 is set |
| 15  | Х  | Х  | Х  | Х  |     | Х   |      | Х   |     |      | Х  | Х   |      | Х   |      |      | Doc   | When APIC enabled, its 4K block should not be used in regular memory                |
| 16  | Х  | Х  | Х  | Х  | х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Extra code break can occur on I/O or HLT instruction if SMI coincides               |
| 17  |    |    |    |    |     |     |      |     |     |      |    | Х   | Х    | Х   | Х    | Х    | Doc   | LRU maybe updated for non-<br>cacheable cycles                                      |
| 18  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | FYL2XP1 does not generate<br>exceptions for X out of range                          |
| 19  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Enabling NMI inside SMM                                                             |
| 20  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | BF[1:0] must not change values while RESET is active                                |
| 21  | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Active A20M# during SMM                                                             |
| No. | B1 | B3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | DOCUMENTATION CHANGES                                                               |
| 1   | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | JMP cannot do a nested task switch, Volume 3, page 13-12                            |
| 2   |    |    |    |    | Х   |     | Х    |     | Х   | Х    |    |     |      |     |      |      | Doc   | Incorrect TCP pinout                                                                |
| 3   | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Interrupt sampling window,<br>Volume 3, page 23-39                                  |
| 4   | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | FSETPM is like NOP, not like<br>FNOP                                                |
| 5   | Х  | Х  | Х  | Х  | Х   | Х   | Х    | Х   | Х   | Х    | Х  | Х   | Х    | Х   | Х    | Х    | Doc   | Errors in three tables of special descriptor types                                  |
| 6   |    |    |    |    |     |     |      |     |     |      |    | Х   |      | Х   |      |      | Doc   | iCOMP® index 2.0 rating correction                                                  |
|     |    |    |    | _  |     |     |      |     |     |      |    |     |      |     |      |      |       |                                                                                     |
|     | _  |    | _  | _  |     |     |      |     |     |      |    |     |      |     | _    | -    |       |                                                                                     |

|     |    |            |    |    |     |     |      |     |     |      |    |     |      |     |      |      |       | DOCUMENTATION CHANGES |
|-----|----|------------|----|----|-----|-----|------|-----|-----|------|----|-----|------|-----|------|------|-------|-----------------------|
| No. | B1 | <b>B</b> 3 | B5 | C2 | mA1 | cB1 | mcB1 | cC0 | mA4 | mcC0 | E0 | xA3 | mxA3 | xB1 | mxB1 | myA0 | Plans | (Cont'd)              |



#### PENTIUM<sup>®</sup> PROCESSOR SPECIFICATION UPDATE

| 7  |   |   |   |   |   |   |   |   |   |   |   | Х |   | Х |   |   | Doc | Default setting for BF1-0 on a<br>Pentium processor with MMX™<br>technology                         |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|-----------------------------------------------------------------------------------------------------|
| 8  | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Doc | FPU exceptions cause branch trace messages                                                          |
| 9  |   |   |   |   |   |   |   |   |   |   |   |   | Х |   | Х |   | Doc | 1/3 bus fraction                                                                                    |
| 10 |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Х |   | Doc | Die size reduction                                                                                  |
| 11 |   |   |   |   |   |   |   |   |   |   |   | Х | Х | Х | Х |   | Doc | Absolute maximum rating for V $_{\rm CC3}$                                                          |
| 12 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Doc | Invalid arithmetic operations and<br>masked responses to them relative<br>to FIST/FISTP instruction |

# int<sub>e</sub>l.

# **SPECIFICATION CHANGES**

The Specification Changes listed in this section apply to the *Pentium*<sup>®</sup> *Processor Family Developer's Manual*, (Order Number 241428), the *Intel Architecture Software Developer's Manual*, Volume 1: Basic Architecture (Order Number 243190); Volume 2: Instruction Set Reference Manual (Order Number 243191), the *Pentium*<sup>®</sup> *Processor at iCOMP*<sup>®</sup> *index 610*\75 *MHz*, 735\90*MHz*, 815\100 *MHz*, 1000\120 *MHz*, 1110\133 *MHz*datasheet, (Order Number 241997), or the *Pentium*<sup>®</sup> *Processor with MMX*<sup>™</sup> *Technology* datasheet (Order Number 243185). Specification Changes may be incorporated into future versions of the appropriate document(s).

### 1. IDT Limit Violation Causes GP Fault, Not Interrupt 8

The last sentence in Section 9.3 of the *Pentium® Processor Family Developer's Manual*, Volume 3, says about exception handling in Real Mode: "If an interrupt occurs and its entry in the interrupt table is beyond the limit stored in the IDTR register, a double-fault exception is generated." In fact, in the Pentium® processor, there is no difference between Real and Protected Mode when an IDT limit violation occurs. It generates interrupt 13: General Protection Fault in both modes.

### 2. 150 MHz Active Power Dissipation (typical) Change

These new specifications for Pentium processors at 150 MHz active power dissipation (typical) apply ONLY to the mcC0 stepping (mobile specific) TCP parts. The previous, preliminary range giving typical power (3.8 to 5.0 W) for  $V_{CC}$  Core of 2.9V has been reduced to the range (3.4 to 4.5W). Parts with a  $V_{CC}$  Core of 3.1V are specified to have a typical power range (3.8 to 5.0 W).

| Parameter             | Previous Value (Watts) | Current Value (Watts) |
|-----------------------|------------------------|-----------------------|
| 150 MHz Active Power  | N/A                    | 3.8 – 5.0 W @ 3.1V    |
| (typical) Dissipation | 3.8 – 5.0 W @ 2.9V     | 3.4 – 4.5 W @ 2.9V    |

# 3. Redundant Timing Specification: t<sub>42d</sub> for All Bus Frequencies (50, 60 and 66 MHz)

 $t_{42d}$  is the minimum hold time required when BRDYC# is used as a configuration signal and when RESET is driven synchronously with CLK. This timing specification is redundant because it is a subset of  $t_1$ , hold time for BRDYC# with respect to CLK. Therefore,  $t_{42d}$  will be removed from all future documentation.

### 4. Stop Clock Power

This is the new specification condition for the maximum stop clock power dissipation for the mobile Pentium processor with MMX<sup>™</sup> technology. This will replace both the original specification in the Mobile Pentium<sup>®</sup> Processor with MMX<sup>™</sup> Technology datasheet as well as S-Spec 15, mobile stop clock power.

| Parameter                            | Previous Power | New Power            |
|--------------------------------------|----------------|----------------------|
| Maximum Stop Clock Power Dissipation | 50 mW          | 50 mW <sup>(1)</sup> |

NOTES:

1. Maximum stop clock power dissipation is measured at 50°C. At maximum temperature of 95°C, parts will typically draw 90mW.

# 5. Max Valid Delay A3 – A31

These are the new specifications for the maximum valid delay for  $\xi_e$  of the Pentium processor with MMX technology. This will replace both the original specifications of  $\xi_e$  in the *Pentium*<sup>®</sup> *Processor with MMX<sup>TM</sup> Technology* datasheet as well as S Spec 17, mobilemax valid delay A3–A31.

| Symbol          | Parameter                     | Bus Frequency | Previous Max Valid<br>Delay | New Max Valid<br>Delay |  |
|-----------------|-------------------------------|---------------|-----------------------------|------------------------|--|
| t <sub>6e</sub> | A3 – A31 60 MHz (mobile only) |               | 6.3 ns                      | 7.0 ns                 |  |
| t <sub>6e</sub> | A3 – A31                      | 66 MHz        | 6.3 ns                      | 6.6 ns                 |  |

### 6. Max Valid Delay Data Bus D0 – D63

These are the new specifications for the maximum valid delay for <u>‡</u> of mobile Pentium processor with MMX technology. This will replace both the original specifications for <u>‡</u> in the *Mobile Pentium*<sup>®</sup> *Processor with MMX™ Technology* datasheet as well as S Spec 20, mobilemax valid delay D0 - D63.

| Symbol          | Parameter          | Bus Frequency | Previous Max Valid<br>Delay | New Max Valid<br>Delay |
|-----------------|--------------------|---------------|-----------------------------|------------------------|
| t <sub>12</sub> | 12 D0 – D63 60 MHz |               | 7.5 ns                      | 8.3 ns                 |
| t <sub>12</sub> | D0 – D63           | 66 MHz        | 7.5 ns                      | 8.0 ns                 |

## 7. Maximum Stop-Grant/AutoHALT Power

These are the new specifications for the maximum Stop-Grant Power/AutoHALT dissipation for mobile Pentium processor with MMX technology. These will replace the original specifications in the *Mobile Pentium® Processor with MMX<sup>TM</sup> Technology* datasheet.

When in Stop-Grant/AutoHALT Power Down mode, the B-step mobile Pentium processor with MMX technology has a new power-savings feature which allows it to Power Down additional internal circuitry compared to the A-step. This enables even lower power dissipation while in the Stop-Grant/AutoHALT Power Down mode when this feature is enabled. In order to enable this feature, TR12 bit 21 must be set to 1 (the default is 0 or disabled).

| Parameter                         | Core/Bus<br>Frequency | Previous<br>Power <sup>(1)</sup> | New<br>Power <sup>(2)</sup> |
|-----------------------------------|-----------------------|----------------------------------|-----------------------------|
| Maximum Stop-Grant/AutoHALT Power | 133/66 MHz            | N/A                              | 0.86W                       |
| Maximum Stop-Grant/AutoHALT Power | 150/60 MHz            | 1.60 W                           | 0.93W                       |
| Maximum Stop-Grant/AutoHALT Power | 166/66 MHz            | 1.75 W                           | 1W                          |

#### NOTES:

- 1. This corresponds to the default state which has bit TR12.21 cleared.
- 2. This corresponds to the state with bit TR12.21 set.

# 8. TCK V,

This is the new specification for the  $V_{IL}$  of TCK on the mobile Pentium processor with MMX technology. This will replace the original specification in the *Mobile Pentium*<sup>®</sup> *Processor with MMX<sup>TM</sup> Technology* datasheet.

| Symbol          | Parameter | Previous V <sub>IL</sub> | New V <sub>IL</sub> |
|-----------------|-----------|--------------------------|---------------------|
| V <sub>IL</sub> | ТСК       | 0.8V                     | 0.6V                |

### 9. 2/7 Bus Fraction

| BF1 | BF0 | Bus/Core<br>Ratio | Max Bus/Core<br>Frequency (MHz) | Min Bus/Core<br>Frequency (MHz) |  |  |
|-----|-----|-------------------|---------------------------------|---------------------------------|--|--|
| 0   | 1   | 1/3               | 66/200                          | 33/100                          |  |  |
| 0   | 0   | 2/5               | 66/166                          | 33/83                           |  |  |
| 1   | 0   | 1/2 (1)           | 66/133                          | 33/66                           |  |  |
| 1   | 1   | 2/7               | 66/233                          | 33/116                          |  |  |

#### **Bus Frequency Selections**

NOTES:

 This is the default bus to core ratio for the Pentium<sup>®</sup> processor with MMX<sup>™</sup> technology. If the BF pins are left floating, the processor will be configured for the 1/2 bus to core frequency ratio.

### 10. 233-MHz I<sub>CC</sub> Specifications

#### Specifications (Measured at Vcc<sub>2</sub> =2.9V and Vcc<sub>3</sub> =3.6V)

| Symbol           | Parameter            | Min | Max  | Unit | Notes                  |
|------------------|----------------------|-----|------|------|------------------------|
| ICC2             | Power Supply Current |     | 6500 | mA   | 233 MHz (1)            |
| I <sub>CC3</sub> | Power Supply Current |     | 750  | mA   | 233 MHz <sup>(1)</sup> |

NOTES:

 This value should be used for power supply design. It was determined using a worst case instruction mix and maximum V<sub>CC</sub>. Power supply transient response and decoupling capacitors must be sufficient to handle the instantaneous current changes occurring during transitions from Stop Clock to full Active modes.

#### 11. Active Power

#### Power Dissipation Requirements for Thermal Design (Measured at Vcc<sub>2</sub> =2.8V and Vcc<sub>3</sub> =3.3V

| Parameter    | Typical <sup>(1)</sup> | Max <sup>(2)</sup> | Unit  | Notes   |
|--------------|------------------------|--------------------|-------|---------|
| Active Power | 7.9 <sup>(3)</sup>     | 17.0 (4)           | Watts | 233 MHz |

NOTES:

 This is the typical power dissipation in a system. This value is expected to be the average value that will be measured in a system using a typical device at Vcc<sub>2</sub> = 2.8V running typical applications. This value is highly dependent upon the specific system configuration. Typical power specifications are not tested.

- Systems must be designed to thermally dissipate the maximum active power dissipation. It is determined using worst case instruction mix with Vcc<sub>2</sub> = 2.8V and Vcc<sub>3</sub> = 3.3 and also takes into account the thermal time constants of the package.
- Active Power (typ) is the average power measured in a system using a typical device running typical applications under normal operating conditions at nominal V<sub>CC</sub> and room temperature.
- Active Power (max) is the maximum power dissipation under normal operating conditions at nominalVcc<sub>2</sub>, worst-case temperature, while executing the worst case power instruction mix. Active power (max) is equivalent to Thermal Design Power (max).

# 12. 133-MHz Current and Power Specifications

These are the new power specifications for the unannounced 133 MHz-mobile Pentium processor with MMX technology. These specifications will be part of the *Mobile Pentium*<sup>®</sup> *Processor with MMX™ Technology* datasheet.

#### I<sub>CC</sub> Specifications

| Symbol           | Parameter            | Min | Max | Unit | Notes |
|------------------|----------------------|-----|-----|------|-------|
| I <sub>CC2</sub> | Power Supply Current |     | 3.3 | А    | 1     |
| ICC3             | Power Supply Current |     | 0.4 | А    | 1     |

NOTES:

 This value should be used for power supply design. It was determined using a worst case instruction mix and maximum V<sub>CC</sub>. Power supply transient response and decoupling capacitors must be sufficient to handle the instantaneous current changes occurring during transitions from Stop Clock to full Active modes.

| Parameter                 | Typical            | Max  | Unit  | Notes |
|---------------------------|--------------------|------|-------|-------|
| Thermal Design Power      | N/A <sup>(6)</sup> | 7.8  | Watts | 1     |
| Active Power              | 4.4                | N/A  | Watts | 2, 5  |
| Stop-Grant/AutoHALT Power | N/A                | 0.86 | Watts | 3     |
| Stop Clock Power          | 0.02               | 0.05 | Watts | 4     |

#### Power Dissipation Requirements for Thermal Design

#### NOTES:

1. This is the typical power dissipation in a system. This value is expected to be the average value that will be measured in a system using a typical device at Vcc<sub>2</sub> = 2.45V and Vcc<sub>3</sub> = 3.3V running typical applications. This value is highly dependent upon the specific system configuration. Typical power specifications are not tested.

2. Systems must be designed to thermally dissipate the maximum active power dissipation. It is determined using a worstcase instruction mix with Vcc<sub>2</sub> = 2.45V and Vcc<sub>3</sub> = 3.3V. The use of nominal V<sub>CC</sub> in this measurement takes into account the thermal time constant of the package.

3. Stop-Grant/AutoHALT Power Down Power Dissipation is determined by asserting the STPCLK# pin or executing the HALT instruction. To achieve these, bit TR12.21 must be set.

 Stop Clock Power Dissipation is determined at 50°C by asserting the STPCLK# pin and then removing the external CLK input. At maximum temperature of 95°C, parts will typically draw 90 mW.

 Active Power is the average power measured in a system using a typical device running typical applications under normal operating conditions at nominal V<sub>CC</sub> and room temperature.

6. For TDP (typ) refer to the Mobile Design Considerations application note.

## 13. 1/2 Bus Fraction

The 1/2 Bus Fraction is supported for the 133/66 MHz mobile Pentium processor with MMX technology. This will be added to Table 6 in the *Mobile Pentium*<sup>®</sup> *Processor with MMX<sup>™</sup> Technology* datasheet.

#### **Mobile Bus Frequency Selections**

| BF1 | BF0 | Bus/Core Ratio | Max Bus/Core<br>Frequency (MHz) | Min Bus/Core<br>Frequency (MHz) |
|-----|-----|----------------|---------------------------------|---------------------------------|
| 1   | 0   | 1/2 (1)        | 66/133                          | 33/66                           |

NOTES:

 This is the default bus to core ratio for the Pentium<sup>®</sup> processor with MMX<sup>™</sup> technology. If the BF pins are left floating, the processor will be configured for the 1/2 bus to core frequency ratio.

#### 14. Maximum Thermal Design Power

This is the new power specification for the 166 MHz (B-Step) mobile Pentium processor with MMX technology.

| Parameter            |         | Max <sup>(2)</sup> | Unit  | Notes          |
|----------------------|---------|--------------------|-------|----------------|
| Thermal Design Power | N/A (3) | 9.5                | Watts | 166 MHz A-Step |
| Thermal Design Power | N/A (3) | 9.0                | Watts | 166 MHz B-Step |

#### Power Dissipation Requirements for Thermal Design

#### NOTES:

- This is the typical power dissipation in a system. This value is expected to be the average value that will be measured in a system using a typical device at Vcc<sub>2</sub> = 2.45V and Vcc<sub>3</sub> = 3.3V running typical applications. This value is highly dependent upon the specific system configuration. Typical power specifications are not tested.
- Systems must be designed to thermally dissipate the maximum active power dissipation. It is determined using a worstcase instruction mix with Vcc<sub>2</sub> = 2.45V and Vcc<sub>3</sub> = 3.3V. The use of nominal V<sub>CC</sub> in this measurement takes into account the thermal time constant of the package.
- 3. For typical Thermal Design Power refer to the Mobile Design Considerations application note.

### 15. PCHK# Low State Output Current in DP Mode

In the *Pentium<sup>®</sup> Processor with MMX<sup>™</sup> Technology* datasheet, Note 4 on page 31 should be modified. Specifically, the PCHK# in a DP system should be changed from 14mA to 13 mA. The new note should read:

4. "In dual processing systems, up to a 9mA load from the second processor may be observed on the PCHK# signal. Based on silicon characterization data, VOL3 of PCHK# will remain less than 400 mV even with a 9 mA load. PCHK# VOL3 will increase to approximately 500 mV with a 13mA load (worst case for a DP system with a 4 mA system load)."

## 16. Absolute Maximum Rating for V<sub>CC3</sub>

In the 1997 *Pentium<sup>®</sup> Processor Family Developer's Manual*, Section 7.2, Table 7-1, it states the maximum  $V_{CC3}$  is 4.6V. This applies to the Pentium processor75/90/100/120/133/150/166/200 only The maximum  $V_{CC3}$  for the Pentium processor with MMX technology is 4.0V.

# 17. 120/60 MHz V<sub>CC</sub>, I<sub>CC</sub>, Power, DC and AC Specifications

These are the new V<sub>cc</sub>, I<sub>cc</sub>, power dissipation, DC and AC specifications for the 120/60 MHz mobile Pentium processor with MMX technology. All other specifications are identical to the 150/60 MHz mobile Pentium processor with MMX technology.

| v <sub>cc</sub> Specifications |                     |         |        |       |  |  |  |  |
|--------------------------------|---------------------|---------|--------|-------|--|--|--|--|
| Symbol Parameter               |                     | Nominal | Мах    | Unit  |  |  |  |  |
| V <sub>cc2</sub>               | Core Supply Voltage | 2.22    | ±0.120 | Volts |  |  |  |  |
| V <sub>cc3</sub>               | I/O Supply Voltage  | 3.30    | ±0.165 | Volts |  |  |  |  |

#### V<sub>cc</sub> Specifications

#### I<sub>cc</sub> Specifications

| Symbol           | Parameter                             | Min | Max  | Unit |
|------------------|---------------------------------------|-----|------|------|
| I <sub>CC2</sub> | I <sub>cc2</sub> Power Supply Current |     | 2600 | mA   |
| I <sub>CC3</sub> | I <sub>cc3</sub> Power Supply Current |     | 370  | mA   |

#### Power Dissipation Requirements for Thermal Design

| Parameter                                | Typical            | Max  | Unit  |
|------------------------------------------|--------------------|------|-------|
| Thermal Design Power                     |                    | 5.70 | Watts |
| Active Power                             | 3.4 <sup>(1)</sup> |      | Watts |
| Stop-Grant/AutoHALT Power <sup>(2)</sup> |                    | 0.67 | Watts |

#### NOTES:

1. Active power (typ) is the average power measured in a system using a typical device running typical applications under normal operating conditions at nominal V<sub>CC</sub> and room temperature.

2. To achieve this, TR12.21 must be set.

#### 3.3V DC Specifications

| Symbol             | Parameter                 | Min | Мах | Unit  |
|--------------------|---------------------------|-----|-----|-------|
| V <sub>IL3</sub> * | Input Low Voltage TCK Pin |     | 0.5 | Volts |

\*TTL Level

#### **AC Specifications**

| Symbol | Parameter              | Min | Max | Unit |
|--------|------------------------|-----|-----|------|
| t6a    | D/C#, SCYC Valid Delay | 0.8 |     | ns   |
| t6e    | A3-A31 Valid Delay     | 0.6 |     | ns   |
| t10b   | HITM# Valid Delay      | 0.7 |     | ns   |

### 18. 166- and 266-MHz V<sub>CC2</sub>, I<sub>CC2</sub> and Power Specifications

These are the new V<sub>cc</sub>, I<sub>cc</sub> and power dissipation specifications for the 166- and 266-MHz mobile Pentium processor with MMX technology with 0.25 micron process. All other specifications are identical to the 200 MHz mobile Pentium processor with MMX technology with 0.25 micron process.



#### V<sub>cc</sub> Specifications

| ſ | Symbol           | Parameter           | Min  | Max  | Tolerance | Unit | Notes     |
|---|------------------|---------------------|------|------|-----------|------|-----------|
|   | V <sub>cc2</sub> | Core Supply Voltage | 1.85 | 2.15 | ±0.150    | V    | @ 266 MHz |

#### I<sub>cc</sub> Specifications

| Symbol           | Parameter                           | Min | Мах          | Unit   | Notes                  |
|------------------|-------------------------------------|-----|--------------|--------|------------------------|
| I <sub>CC2</sub> | Power Supply Current <sup>(1)</sup> |     | 2.35<br>4.00 | A<br>A | @ 166 MHz<br>@ 266 MHz |
| I <sub>cc3</sub> | Power Supply Current                |     | 0.38         | А      | @ 266 MHz              |

#### NOTES:

 This value should be used for power supply design. It was determined using a worst case instruction mix and a maximum
 V<sub>cc</sub> at T<sub>cASE</sub> = 0°C. Power supply transient response and decoupling capacitors must be sufficient to handle the
 instantaneous current changes which occur during transition from Stop Clock to full Active modes.

#### Power Dissipation Requirements for Thermal Design

| Parameter                                                       | Typical | Мах          | Unit           | Notes                  |
|-----------------------------------------------------------------|---------|--------------|----------------|------------------------|
| Thermal Design Power                                            |         | 4.10<br>7.60 | Watts<br>Watts | @ 166 MHz<br>@ 266 MHz |
| Stop-Grant/AutoHALT Power Down power dissipation <sup>(1)</sup> |         | 0.42<br>0.70 | Watts<br>Watts | @ 166 MHz<br>@ 266 MHz |
| Stop Clock Power                                                |         | 0.06         | Watts          | @ 266 MHz              |

#### NOTES:

 Stop-Grant/AutoHALT Power Down power dissipation is determined by asserting the STPCLK# pin or executing the HALT instruction. When in this mode, the processor has a new feature which allows it to power down additional circuitry to enable lower power dissipation. This is the power without snooping at V<sub>ccz</sub> = 1.8 V and with TR12 bit 21 set. In order to enable this feature, TR12 bit 21 must be set to 1 (the default is 0 or disabled). Stop-Grant/AutoHALT Power Down power dissipation without TR12 bit 21 set may be higher. The maximum rating may be changed in a future specification update.



| BF2 <sup>(1)</sup> | BF1 | BF0 | Bus/Core Ratio | Bus/Core Frequency |  |
|--------------------|-----|-----|----------------|--------------------|--|
| 0                  | 0   | 0   | 2/5            | 66/166             |  |
| 0                  | 0   | 1   | 1/3            | 66/200             |  |
| 0                  | 1   | 0   | 1/2            | 66/133             |  |
| 0                  | 1   | 1   | 2/7            | 66/233             |  |
| 1                  | 0   | 0   | 1/4            | 66/266             |  |
| 1                  | 0   | 1   | Reserved       | N/A                |  |
| 1                  | 1   | 0   | Reserved       | N/A                |  |
| 1                  | 1   | 1   | Reserved       | N/A                |  |

#### Bus/Core (Speed) Ratio Pins on Mobile Pentium<sup>®</sup> Processor with MMX™ Technology with 0.25 micron Process

#### NOTES:

 The mobile Pentium<sup>®</sup> processor with MMX<sup>™</sup> technology with 0.25 micron process uses BF0, BF1 and BF2 pins to determine the bus-to-core frequency ratio. Each processor must be externally configured with the BF2–0 pins to operate in the specific bus fraction mode. Operation out of specification is not supported. For example, a 200 MHz processor only supports a 1/3 bus fraction and not 2/5, 1/2, 2/7 or 1/4 modes.

# S-SPECS

#### 1 – 21. Refer to Appendix A of the 1997 Pentium<sup>®</sup> Processor Family Developer's Manual (Order Number 241428)

#### 22. Min Valid Delay Data Bus D0 – D63

These are the new S Specs for the minimum valid delay for  $t_2$  of mobile Pentium processor with MMX technology.

| Symbol          | Parameter | Bus Frequency | Standard Min<br>Valid Delay | S-Spec Min<br>Valid Delay |
|-----------------|-----------|---------------|-----------------------------|---------------------------|
| t <sub>12</sub> | D0 – D63  | 60 MHz        | 1.3 ns                      | 1.1 ns                    |
| t <sub>12</sub> | D0 - D63  | 66 MHz        | 1.3 ns                      | 1.1 ns                    |



# ERRATA

#### 1 – 60. Refer to Appendix A of the 1997 Pentium<sup>®</sup> Processor Family Developer's Manual (Order Number 241428)

#### 61. REVISED ERRATUM: STPCLK#, FLUSH# or SMI# After STI

**PROBLEM:** The STI specification says that external interrupts are enabled at the end of the next instruction after STI. However, external interrupts may be enabled before the next instruction is executed following STI if a STPCLK#, FLUSH# or SMI# is asserted and serviced before the instruction boundary of this next instruction.

**IMPLICATION:** External interrupts which are assumed blocked until after the instruction following STI may be recognized before this instruction executes.

**WORKAROUND:** None identified at this time.

STATUS: For the steppings affected, see the Summary Table of Changes at the beginning of this section.

#### 62 – 78. Refer to Appendix A of the 1997 Pentium<sup>®</sup> Processor Family Developer's Manual (Order Number 241428)

#### 79. Erroneous Debug Exception on POPF/IRET Instructions with a GP Fault

**PROBLEM:** An erroneous debug exception can occur due to execution of a POPF or IRET instruction in virtual 8086 mode, if there is a data breakpoint set on the address pointed to by SS:ESP, and the POPF or IRET triggers a general protection fault. This occurs in virtual 8086 mode when the IOPL < 3, causing POPF and IRET to trap to the GP fault without accessing the stack. The data breakpoint set on the stack should not be triggered, but in fact it is incorrectly triggered as soon as the GP fault handler is entered.

**IMPLICATION:** This results in an invalid debug exception where the saved state (CS:EIP in the stack, or in the TSS in the case of a task-switch for interrupt 1) points to the first instruction of the GP Fault handler. This may confuse the debug monitor which expects to find a pointer to an instruction accessing the stack. Note this erratum only occurs during debugging and does not affect normal execution.

**WORKAROUND:** The debug monitor could be revised to detect this erratum, and to only perform an IRET when this erratum is detected as the cause of entry into the debugger.

STATUS: For the steppings affected see the Summary Table of Changes at the beginning of this section.

#### 80. CR2 and CR4 Content upon Return from SMM

**PROBLEM:** Control registers CR2 and CR4 should maintain values across breakpoints or interrupts. CR2 contains the page fault linear address. CR4 is used in protected mode to control operations such as virtual-8086 support, enabling I/O breakpoints, page size extension and machine check exceptions. If CR2 or CR4 are modified in SMM, the original contents of CR2 and CR4 prior to entering SMM are not restored when exiting SMM.

#### PENTIUM® PROCESSOR SPECIFICATION UPDATE

**IMPLICATION:** If either CR2 or CR4 is modified during the execution of the SMM handler, the modified values will remain after a resume from the SMM handler. The new values in CR2 or CR4 may be unexpected.

**WORKAROUND:** If the SMM handler needs to modify CR2 or CR4, the handler should store the values of CR2 and CR4 upon entering the SMM handler and restore the values prior to the RSM instruction.

STATUS: For the steppings affected, see the Summary Table of Changes at the beginning of this section.

#### 81. Invalid Operand with Locked CMPXCHG8B Instruction

**PROBLEM:** The CMPXCHG8B instruction compares an 8 byte value in EDX and EAX with an 8 byte value in memory (the destination operand). The only valid destination operands for this instruction are memory operands. If the destination operand is a register the processor should generate an invalidopcode exception, execution of the CMPXCHG8B instruction should be halted and the processor should execute the invalidopcode exception handler. This erratum occurs if the LOCK prefix is used with the CMPXCHG8B instruction with an (invalid) register destination operand. In this case, the processor may not start execution of the invalidopcode exception handler because the bus is locked. This results in a system hang.

**IMPLICATION:** If an (invalid) register destination operand is usedwith the CMPXCHG8B instruction and the LOCK prefix, the system may hang. No memory data is corrupted and the user can perform a system reset to return to normal operation. Note that the specific invalid code sequence necessary for this erratum to occur is not normally generated in the course of programming nor is such a sequence known by Intel to be generated by commercially available software.

This erratum only applies to Pentium processors, Pentium processors with MMX technology, Pentium OverDrive<sup>®</sup> processors and Pentium OverDrive processors with MMX technology. Pentium Pro processors, Pentium II processors and i486<sup>™</sup> and earlier processors are not affected.

**WORKAROUND:** There are two workarounds for this erratum for protected mode operating systems Both workarounds generate a page fault when the invalid opcode exception occurs. In both cases, the page fault will be serviced before the invalid opcode exception and thus prevent the lock condition from occurring. The implementation details will differ depending on the operating systemUse one of the following

1. The first part of this workaround sets the first 7 entries (0-6) of the Interrupt Descriptor Table (IDT) in a non-writeable page. When the invalid opcode exception (exception 6) occurs due to the locked CMPXCHG8B instruction with an invalid register destination(and only then), the processor will generate a page fault if it does not have write access to the page containing entry 6 of the IDT. The second part of this workaround modifies the page fault handler to recognize and correctly dispatch the invalidopcode exceptions that are now routed through the page fault handler

Part I, IDT Page Access:

- a. Mark the page containing the first seven entries (0-6) of the IDT as read only by setting bit 1 of the page table entry to zero. Also set CR0.WP (bit 16) to 1. Now when the invalid opcode exception occurs on the locked CMPXCHG8B instruction, the processor will check for write access due to the lock prefix and trigger a page fault since it does not have write access to the pagecontaining entry 6 of the IDT. This page fault prevents the bus lock condition and gives the OS complete control to process the invalid operand exception as appropriate. Note that exception 6 is the invalidopcode exception, so with this scheme an OS has complete control of any program executing an invalid CMPXCHG8B instruction.
- b. Optional: If updates to entries 7-255 of the IDT occur during the course of normal operation, page faults should be avoided on writes to these IDT entries. These page faults can be avoided by aligring the IDT across a 4KB page boundary such that the first seven entries (0-6) of the IDT are on the first read only page and the remaining entries are on a read/writeable page.



- II, Page Fault Handler Modifications
- a. Modify the page fault handler tocalculate which exception caused the page faultusing the fault address in CR2. If the error code on the stack indicates the exception occurred from ring 0 and if the address corresponds to the invalid opcode exception, then pop the error code off the stack and jump to the invalid opcode exception handler. Otherwise continue with the normal page fault handler.

OR

2. This workaround has two parts. First, the Interrupt Descriptor Table (IDT) is aligned such that any invalid opcode exception will cause a pagefault (due to the page not being present) Second, the page fault handler is modified to recognize and correctly dispatch the invalidopcode exception and certain other exceptions that are now routed through the page fault handler.

Part I, IDT Alignment:

- a. Align the Interrupt Descriptor Table (IDT) such that it spans a 4KB page boundary by placing the first entry starting 56 bytes from the end of the first 4KB page. This places the first seven entries (0-6) on the first 4KB page, and the remaining entries on the second page.
- b. The page containing the first seven entries of the IDT must not have a mapping in the OS page tables. This will cause any of exceptions 0-6 to generate a page not present fault. A pageault prevents the bus lock condition and gives the OS complete control to process these exceptions as appropriate. Note that exception 6 is the invalid opcode exception, so with this scheme an OS has complete control of any program executing an invalid CMPXCHG8B instruction.

Part II, Page Fault Handler Modifications:

- a. Recognize accesses to the first page of the IDT by testing the fault address in CR2. Page not present faults on other addresses can be processed normally.
- b. For page not present faults on the first page of the IDT, the OS must recognize and dispatch the exception which caused the page not present fault. Before proceeding, test the fault address in CR2 to determine if it is in the address range corresponding to exceptions 0-6.
- c. Calculate which exception caused the page not present fault from the fault address in CR2.
- d. Depending on the operating system, certain privilege level checks and adjustments to the interrupt stack may be required before jumping to the normal exception handler in Step e below. If you are an operating system vendor, please contact your local Intel representative for more information.
- e. Jump to the normal handler for the appropriate exception.

Both workarounds should only be implemented on Intel processors that return Family=5 via the CPUID instruction.

#### 1DP – 16DP. Refer to Appendix A of the Pentium<sup>®</sup> Processor Family Developer's Manual (Order Number 241428)

#### 17DP. Asserting FLUSH# May Cause a Processor Deadlock in a DP System with a 2/7 Bus Fraction

**PROBLEM:** In a Dual Processing (DP) system, when FLUSH# is asserted by the system, the bus ownership is first transferred from the primary to the secondary processor. With ownership of the bus, the secondary processor starts to flush its L1 cache. Upon completion of the flush, the secondary processor then returns the bus ownership to the primary processor. Next, the secondary processor will go into a waiting loop until the

#### PENTIUM® PROCESSOR SPECIFICATION UPDATE



primary processor finishes flushing its cache and generates the flush acknowledge special cycle. Finally, upon sampling the flush acknowledge special cycle from the primary processor, the secondary processor exits the waiting loop and both processors return to the normal DP mode.

However, FLUSH# may not function correctly due to an internal cycle alignment issue in DP mode when operating with a 2/7 bus fraction. Due to this erratum, the secondary processor fails to wait for the primary processor to release the bus, and initiates a new bus request before the primary processor finishes flushing its L1 cache. In this case, the primary processor does not have access to the bus and therefore cannot finish flushing its cache and cannot generate the flush acknowledgment special cycle; at the same time, the secondary processor has the bus but cannot resume operation until the primary processor issues the flush acknowledgment special cycle.

**IMPLICATION:** In a DP system which operates at 2/7 bus fraction, the usage of FLUSH# may cause primary and secondary processors to end up in a dead-lock situation.

WORKAROUND: While using the processors in 2/7 bus fractions and DP mode, do not use FLUSH#.

#### 1AP – 19AP. Refer to Appendix A of the Pentium<sup>®</sup> Processor Family Developer's Manual (Order Number 241428)

#### 1TCP – 2TCP. Refer to Appendix A of the Pentium<sup>®</sup> Processor Family Developer's Manual (Order Number 241428)

# SPECIFICATION CLARIFICATIONS

### 1. Pentium<sup>®</sup> Processor's Response to Startup and Init IPIs

The Pentium processor when used as a dual processor upgrade component, will require a STARTUP IPI to wake up this part after the following two situations:

1. After any assertion of RESET.

Or

2. After any assertion of INIT.

(The assertion of INIT could come from toggling the INIT pin or though an APIC IPI.)

In either case, the dual processor upgrade component will not jump to the RESET Vector, it will instead go into a halt state. If an INIT IPI is then sent to the halted upgrade component, it will be latched and kept pending until a STARTUP IPI is received. From the time the STARTUP IPI is received the CPU will respond to further INITIPIs but will ignore any STARTUP IPIs. It will not respond to future STARTUP IPIs until a RESET assertion or an INIT assertion (INIT Pin or INIT IPI) happens again.

The Pentium processor when used as a primary processor, will never respond to a STARTUP IPI at any time. It will ignore the STARTUP IPI with no effects.

To shutdown the processors the operating system should only use the INIT IPI, STARTUPIPIs should never be used once the processors are running.

The following pseudo-code shows the generic algorithm for waking up Pentium processors, including 82489DX based systems, dual processor systems and multi-processor systems. The algorithm will work with future processors too.

```
BSP sends AP an INIT IPI
BSP DELAYS (10mSec)
If (APIC VERSION is not an 82489DX) {
    BSP sends AP a STARTUP IPI
    BSP DELAYS (200uSec)
    BSP beLAYS (200uSec)
}
BSP verifies synchronization with executing AP
```

For additional information please refer to the *Intel Multiprocessor Specification*, Version 1.4 (Order Number 242016).

### 2. APIC Timer Use Clarification

The APIC Timer functions correctly, but there is one timer "tick" that is a different pulse width than the other timer "ticks". The countdown performs correctly regardless of the divisor that is programmed, each of these ticks is of the same pulse width, but the last tick is held for just one single timer clock regardless of the divisor programmed. This results in a slightly inaccurate timer. This last tick pulse width is shown in the top diagram. The lower diagram shows how the accuracy of the timer will be corrected in a future stepping. This phenomenon occurs when the timer is used as a single shot generator as well.



#### NOTE:

The CPU Bus clock in which the CCR is loaded from the ICR occurs one clock after the ICR is loaded.



#### 3. PICCLK Reflection May Cause APIC Checksum Errors and Dropped IPIs

Many of the APIC errors that are listed in the erratum concern checksum errors on the APIC bus. This specification clarification is to address the elimination of checksum errors on the APIC bus. Doing so would reduce the error rate and would eliminate the possibility of dropping of nterprocessor Interrupts (IPI) due to multiple data errors on the same APIC message. Getting a single checksum error does not typically pose a problem, because the error will cause the APIC message will be resent, but if there is a high error rate then there is a possibility that the retries of the APIC messages may take up the bandwidth of the APIC bus some may be rescheduled or accidentally dropped. A system that performs in this manner has a fundamental design problem that needs to be corrected.

Most of the checksum errors observed are a result of the PICCLK not crossing the threshold cleanly, this can be tracked down to two possible issues: (1) PICCLK marginally meeting rise/fall time specification, and (2) reflections causing PICCLK to re-cross the threshold. Both of the problems are fairly easily solved, and a robust system design will typically show zero checksum errors in a 24 hour period during stress testing.

#### PENTIUM® PROCESSOR SPECIFICATION UPDATE

The current specification for the rise/fall time of the PICCLK signal is shown in the timing tables  $as_{doe}^{A}$  and  $t_{60f}$  for all frequencies. This rise/fall time must be met to guarantee correct operation of the device. This rise/fall time should be verified at all receivers of the PICCLK signal. If a daisy chain type route is used with a large series termination resistor the rise/fall time at the devices near the driver end of the net are the most critical and should be checked. The high and low time specifications also need to be verified to meet the specification.

There is also a good chance that in a system using daisy chain route topologies that there will be reflections seen by receivers located close to the driver. It would be recommended to use a balanced star type route on clock signals like PICCLK to ensure there are no reflections that may re-cross any trip thresholds on the inputs to the CPU. The correct balanced route is based on both the length of the traces and the relative input capacitance loading presented by each device. It is also important to verify the selection of the correct series terminating resistors to dampen out any reflections on this line.

The values of the series resistances should be chosen using the following guidelines:

Single Receiver:

- 1. Driver and receiver on opposite ends of the trace.
- 2.  $R_driver + R_terminator = Zo.$

Multiple Receivers:

- 1. Trace has 1 branch per receiver, branches are of equal equivalentcapacitive loads.
- 2. Branch as close as possible to the Driver.
- 3. For single termination resistor (n branches):
  - a. Place terminator as close to driver as possible.
  - b. R\_driver + R\_terminator = Zo / n
- 4. For multiple termination resistors (n branches):
  - a. Place terminators on each branch, as close to the branch point as possible.
  - b. R\_driver + R\_terminator / n = Zo / n

Even though PICCLK is a lower frequency clock this clock is still critical and should be routed with care and reflections at each node should be eliminated. More detailed clock routing techniques are available in the AP-479 *Pentium™ Processor Clock Design* application note (Order Number 241574).

# 4. Boundary Scan RUNBIST Register Requires Initialization Prior to Use

It has been found that the Reset cell of the Boundary Scan register is not correctly initialized prior to use. There is a failing result reported from running the RUNBIST Command through the Boundary Scan circuitry.

The IEEE 1149.1-1990 specification states, "Where a test data register (other than the Boundary Scan register) must be initialized prior to execution of the self-test this must occur at the start of the self-test without any requirement to shift data into the component."

To execute the TAP RUNBIST instruction:

- 1. Select "Sample/Preload" TAP instruction (XXXXXXXX0001) and load the RESET BSCAN cell (cell #52) with '0'.
- 2. Shift in the "Runbist" TAP instruction move to and wait in the "run-test-idle" state for 2<sup>19</sup> clocks.
- 3. Examine the pass/fail status by advancing to the "shift-dr" state to read the runbist register.



# 5. Only One SMI# Can Be Latched During SMM

Section 20.1.4.2 of Volume 3 of the *Pentium® Processor Family Developer's Manual* correctly states that only one SMI# can be latched by the CPU while it is in SMM (end of second paragraph). However, Section 5.1.50 of Volume 1 of the manual in the SMI# pin definition incorrectly implies by the use of the plural that more than one SMI# request may be held pending during SMM. Thus the following changes will be implemented in the next revision of the Manual:

Section 20.1.4.2 of Volume 3, next to last sentence in the second paragraph, will have the underlined phrase added: "The first SMI# interrupt request that occurs while the processor is in SMM(i.e. after SMIACT# has been asserted) is latched, and serviced when the processor exits SMM with the RSM instruction."

Section 5.1.50 of Volume 1: The second paragraph of the Signal Description, that refers to SMI# requests held pending during SMM, will be replaced with the entire second paragraph of Section 20.1.4.2 of Volume 3.

### 6. APIC 8-Bit Access

The following should be added to the *Pentium® Processor Family Developer's Manual*, Volume 3, Section 19.3.1.4. The APIC supports 32 bit sized, 32 bit aligned, read and write cycles to its registers. Therefore, all APIC registers should be accessed using 32-bit loads and stores. If a 32bit APIC register is accessed with an 8 or 16 bit write cycle the result may be unpredictable. This implies that to modify a field, the entire 32-bit register should be read, the field modified, and the entire 32 bits written back.

#### 7. LOCK Prefix Excludes APIC Memory Space

In the *Pentium® Processor Family Developer's Manual*, Volume 3, page 25-216, the LOCK prefix is described. A line should be added at the end of the description as follows: The LOCK prefix has no effect on instructions that address the APIC memory space. Therefore, LOCK# is not asserted.

### 8. SMI# Activation May Cause a Nested NMI Handling

In the *Pentium® Processor Family Developer's Manual*, Volume 3, Section 20.1.4.4, the following note should be added just before the last paragraph.

During NMI interrupt handling NMI interrupts are disabled. NMI interrupts are serviced and completed with IRET one at a time. When the processor enters SMM from the NMI interrupt handler, the processor saves the SMRAM State Save Map (e.g. contents of status registers) but does not save the attribute to keep NMI interrupts disabled. Potentially a NMI could be latched (while in SMM or upon exit) and serviced upon exit of SMM even though the previous NMI handler has still not completed. One or more/NMI's could be nested in the first NMI handler. The interrupt handler should take this into consideration.

# 9. Code Breakpoints Set on Meaningless Prefixes Not Guaranteed to be Recognized

The following should be added to the *Pentium® Processor Family Developer's Manual*, Volume 3, Section 17.3.1.1 (Instruction-Breakpoint Fault).

Code breakpoints set on meaningless instruction prefixes (a prefix which has no logical meaning for that instruction, e.g. a segment override prefix on an instruction that does not access memory) are not guaranteed to be recognized.

Code breakpoints should be set on the instructionopcode, not on a meaningless prefix.

In the *Pentium® Processor Family Developer's Manual*, Volume 3, Sections 3-4 (Instruction Format) and 25.2 (Instruction Format), after "For each instruction one prefix may be used from each group. The effect of redundant prefixes (more than on prefix from a group) is undefined and may vary from processor to processor. The following should be added:

Some prefixes when attached to specific instructions have no logical meaning (e.g. a segment override prefix on an instruction that does not access memory). The effect of attaching meaningless prefixes to instructions is undefined and may vary from processor to processor.

### 10. Resume Flag Should Be Set by Software

The lead-in sentences and first bullet of Section 14.3.3 in the *Pentium® Processor Family Developer's Manual*, Volume 3 should be replaced with the following:

The RF (Resume Flag) in the EFLAGS register should be used during debugging to avoid servicing an instruction breakpoint fault multiple times. RF works as follows:

The debug handler (interrupt #1) should set the RF bit in the EFLAGS image on the stack whenever it is
servicing an instruction breakpoint fault (rather than a data breakpoint trap), and the breakpoint is being left
in place. If this is not done, the CPU will return to execute the instruction, fault on the breakpoint again to
interrupt #1, and so on.

The following should be added as fifth and sixth bullets:

- If a fault type breakpoint coincides with another fault (the instruction accesses a not present page, violates
  a general protection rule, etc.) one spurious repetition of the breakpoint will occur after the second fault is
  handled, even though the debug handler sets RF. As an optional debugging convenience, to avoid this
  occasional confusion, all interrupt handlers that could interact during debugging in this way can be modified
  by having them also set the RF bit in the EFLAGS image on their stack.
- The CPU, in branching to fault handlers under some circumstances, will set the RF bit in the EFLAGS
  image on the stack by hardware action. Exactly when the CPU does this is implementation specific and
  should not be relied upon by software. No problem is caused by setting this bit again if it is already set.

### 11. Data Breakpoints on INS Delayed One Iteration

The *Pentium® Processor Family Developer's Manual*, Volume 3, last paragraph and sentence of Section 17.3.1.2 states, "Repeated INS and OUTS instructions generate a memory breakpoint debug exception trap after the iteration in which the memory address breakpoint location is accessed."

The sentence should read, "Repeated OUTS instructions generate a memory breakpoint debug exception trap after the iteration in which the memory address breakpoint location is accessed. Repeated INS instructions generate the memory breakpoint debug exception trap one iteration late!

## 12. When L1 Cache Disabled, Inquire Cycles are Blocked

The last line in Table 18-2 in the *Pentium® Processor Family Developer's Manual*, Volume 3 presently reads "Invalidation is inhibited". This is part of the description of L1 cache behavior when it is "disabled" by setting CR0 bits CD = NW = 1. This line will be clarified to read "Inquire cycles (triggered by EADS# active) and resulting invalidation and any APCHK# assertions are inhibited."



#### 13. Serializing Operation Required When One CPU Modifies Another CPU's Code

A new subsection, 19.2.1, will be added to the *Pentium® Processor Family Developer's Manual*, Volume 3, titled *Processor Modifying Another Processor's Code*, and it will be referenced in the current subsection 18.2.3 on self modifying code.

A particular problem in memory access ordering occurs in a multiprocessing system if one processor (CPU1) modifies the code of another (CPU2). This obviously requires a semaphore check by CPU2 before executing in the area being modified, to assure that CPU1 is finished with the changes before CPU2 begins executing the changed code. In addition, it is necessary for CPU2 to execute a serializing operation after the semaphore allows access but before the modified code is executed. This is needed because the external snoops into CPU2 caused by the code modification by CPU1 will invalidate any matching lines in CPU2's code cache, but not in its prefetch buffers or execution pipeline. Note that this is different from the situation described in Section 18.2.3 on self-modifying code. When the CPU modifies its own code, theprefetch buffers and pipeline as well as the code cache are checked and invalidated if necessary.

#### 14. For Correct Translations, the TLB Should be Flushed After the PSE Bit in CR4 Is Set

Memory mapping tables may be changed by setting the page size extension bit in CR4 (bit 4). However if the TLB is not flushed after the CR4.PSE bit is set, it may provide an erroneous 4 Kbyte page translation rather than a new 4 Mbyte page translation, or the other way around. Therefore for correct translations, the TLB should be flushed by writing to CR3 after the CR4.PSE bit is set.

This will be added to the *Pentium® Processor Family Developer's Manual*, Volume 3, Sections 10.1.3 and 11.3.5.

#### 15. When APIC Enabled, its 4K Block Should Not be Used in Regular Memory

When the local APIC is enabled, it uses a 4Kbyte memory mapped address block starting at 0FEE00000H for its control and status registers. Obviously one can't use the 4K block at 0FEE00000H in regular memory for data, because reads and writes would always go to the APIC registers instead. Not obviously, code placed in this location in memory usually is fetched correctly, because the bus unit normally distinguishes code fetches from APIC reads and puts the code fetches on the external bus. Nonetheless, this 4K block should not be used for code either, because in a case when the code fetch is backed off, the bus unit directs the recovered code fetch cycle to the APIC, resulting in interrupt 6, or unpredictable execution.

The following NOTE will be added as the last text in Section 19.3.1.4 in the *Pentium® Processor Family Developer's Manual*, Volume 3: "When the APIC is enabled, the 4K page in regular memory that overlays the 4K block assigned to the APIC should not be used, for either code or data".

# 16. Extra Code Break Can Occur on I/O or HLT Instruction if SMI Coincides

If a code breakpoint is set on an I/O instruction, as usual the breakpoint will be taken before the I/O instruction is executed. If the I/O instruction is also used as part of an I/O restart protocol, I/O restart is enabled, and executing the instruction triggers SMI, RSM from the SMI handler will return to the start of the I/O instruction, and the code breakpoint will be taken again before the I/O instruction is executed a second time.

Similarly, if a code breakpoint is set on an HLT instruction, the breakpoint will be taken before the processor enters the HLT state. If SMI occurs during this state, and the SMI handler chooses to RSM to the HLT instruction (the usual choice, for SMI to be transparent), the code breakpoint will be taken again before the HLT state is reentered. In this case, other problems can occur, because an internal HLT flag remains set incorrectly. These problems are documented in Erratum # 55, case 2.

This information will be added to the end of Section 17.3.1.1, ort'Instruction-Breakpoint Faults," in the *Pentium® Processor Family Developer's Manual*, Volume 3.

# 17. LRU May Be Updated for Non-cacheable Cycles

The following will be added to the Pentium® Processor Family Developer's Manual, Volume 3, page 18-7:

Memory reads may update the LRU bits in the Pentium processor with MMX technology even if the cycle is noncacheable. The LRU replacement mechanism is implementation specific and may vary between processors.

# 18. FYL2XP1 Does Not Generate Exceptions for X Out of Range

The FYL2XP1 instruction is intended to be used only for taking the log of numbers very close to one, to provide improved accuracy. For X values outside of the FYL2XP1 instruction's valid range, the FYL2X instruction should be used instead. The present documentation of what happens when X is outside of the FYL2XP1 instruction's valid range is inconsistent. For FYL2XP1, out of range behavior will be replaced by'lf the ST operand is outside of its acceptable range, the result is undefined, and software should not rely on an exception being generated. Under some circumstances exceptions may be generated when ST is out of range, but this behavior is implementation specific and not guaranteed. The information on pages 7-15 and 25-161 of the*Pentium® Processor Family Developer's Manual*, Volume 3 will be clarified.

## 19. Enabling NMI Inside SMM

Page 20-11 of the *Pentium® Processor Family Developer's Manual* Volume 3 states "Although NMI requests are blocked when the CPU enters SMM, they may be enabled through software by invoking a dummy interrupt and vectoring to an Interrupt Service Routine." This will be changed to: "Although NMI requests are blocked when the CPU enters SMM, they may be enabled by first enabling interrupts through INTR by setting the IF flag, and then by triggering INTR. Also, for the Pentium processor, exceptions that invoke a trap or fault handler will enable NMI inside of SMM. This behavior of exceptions enabling NMI within SMM is not part of the Intel Architecture, and is implementation specific".

# 20. BF[1:0] Must Not Change Values While RESET is Active

Table 4-3 and page 2-49 of the *Pentium® Processor Family Developer's Manual* states that BF[1:0] must not change values while RESET is active. Page 5-18 of the *Pentium® Processor Family Developer's Manual* also states that BF[1:0] must meet a 1 mS setup time to the falling edge of RESET. Since RESET has to be active for at least 1ms, the setup time spec of 1mS is a subset of the specification in Table 4-3 and will be removed. t43a (BF[1:0] 1 mS setup time to the falling edge of RESET) will also be removed from Tables 7-8, 7-10, 7-12 and page 2-49.

The following will also be added to the "When Sampled/Driven" section on page 5-18:

Additionally, BF[1:0] must not change values while RESET is active.

#### PENTIUM® PROCESSOR SPECIFICATION UPDATE



The following will be added to the end of the first paragraph on page 5-17 and to note 22 on page 7-27:

In order to override the internal defaults and guarantee that the BF[1:0] inputs remain stable while RESET is active, these pins should be strapped directly to or through apullup/pulldown resistor to Vcc<sub>3</sub> or ground. Driving these pins with active logic is not recommended unless stability during RESET can be guaranteed.

On pages 3-1 and 5-80, the sentence starting with "During power up, RESET must be asserted while  $V_{CC}$ ..." will be modified as follows:

During power up, RESET should be asserted prior to orramped simultaneously with the core voltage supply to the processor.

#### 21. Active A20M# During SMM

Section 14.3.3. of the 1997 *Pentium® Processor Family Developer's Manual* describes two considerations when using the A20M# input and SMM when SMRAM is relocated above 1 Megabyte. The system designer must ensure that A20M# is de-asserted on entry into SMM. A20M# must be driven inactive before the first cycle of the SMM state save, and must be returned to its original level after the last cycle of the SMM state restore. This can be done by blocking the assertion of A20M# whenever SMIACT# is active.

The following will be added to the end of Section 14.3.3:

In addition to blocking the assertion of A20M# whenever SMIACT# is active, the system must also guarantee that A20M# is de-asserted at least one I/O clock prior to the assertion of SMIACT#. The processor may start the SMM state save as soon as SMIACT# is asserted. Processors faster than 200 MHz may not have enough time to recognize the de-assertion of A20M# before starting the SMM state save. As a result, this may cause the processor to start the first few cycles of the SMM state save with A20M# asserted. To avoid this, the system designer can use either of the following:

- When relocating the SMRAM above 1 Megabyte, ensure that the SMRAM does not coincide with any odd megabyte addresses. (Note that systems which use A20M# and SMM but do not relocate SMRAM above 1 Megabyte are not affected.)
- Use external logic to prevent the assertion of SMI to the processor until A20M# is de-asserted (and guarantee that A20M# remains de-asserted while in SMM).

Note that the A20M# input must also meet setup and hold times in order to be recognized in a specific clock.

# **DOCUMENTATION CHANGES**

The Documentation Changes listed in this section apply to the *Pentium® Processor Family Developer's Manual*, Volumes 1 and 3. All Documentation Changes will be incorporated into a future version of the appropriate Pentium processor documentation.

# 1. JMP Cannot Do a Nested Task Switch, Volume 3, Page 13-12

In the *Pentium® Processor Family Developer's Manual*, Volume 3, Section 13.6, the sentence"When an interrupt, exception, jump, or call causes a task switch..." incorrectly includes the **jump** in the list of actions that can cause a **nested** task switch. The word "jump" will be removed from the sentence. The Table 13-2 correctly shows the effects of task switches via jumps vs. Task switches via CALL's or interrupts, on the NT flag and the Link field of the TSS.

### 2. Incorrect TCP Pinout Drawing

The TCP pinout drawing on page 8 of the *Pentium Processor with Voltage Reduction Technology* datasheet was inadvertently rotated. The correct orientation is shown below.





### 3. Interrupt Sampling Window, Volume 3, Page 23-39

In the *Pentium® Processor Family Developer's Manual*, Volume 3, Section 23.3.7 the first sentence of the second paragraph "The Pentium processor... asserts the FERR# pin." Should be replaced with the following:

The Pentium processor and the Intel486<sup>™</sup> processor implement the"No-Wait" Floating-Point instructions (See Section 6.3.7) in the DOS-Compatibility mode (CR0.NE = 0) in the following manner:

In the event of a pending unmasked numeric exception, the "No-Wait" class of instructions asserts the FERR# pin.

### 4. FSETPM Is Like NOP, Not Like FNOP

In the *Pentium® Processor Family Developer's Manual*, Volume 3, page 23-37 in the Section 23.3.4 on Instructions, the 80287 instruction FSETPM is described as being equivalent to an FNOP when executed in the Intel387 math coprocessor and the Intel486 and Pentium processors. In fact, FSETPM is treated as a NOP in these processors, as is correctly explained (along with the difference between FNOP and NOP) on the next page in Section 23.3.6. "FNOP" will be changed to "NOP" in the FSETPM description.

### 5. Errors in Three Tables of Special Descriptor Types

In the *Pentium® Processor Family Developer's Manual*, Volume 3 on page 25-199 and on page 25-222, in the descriptions of the LAR and LSL instructions respectively, tables are given of the special segment and gate descriptor types and names, with indication of which ones are valid with the given instruction. The same two pairs of descriptor types are interchanged in these two tables. Descriptor type 6 is the 16-bit interrupt gate, not trap gate, and type 7 is the 16-bit trap gate, not interrupt gate. Similarly, descriptor type 0Eh is the 32-bit interrupt gate, and 0Fh is the 32-bit trap gate. Table 12-1 gives a completely correct listing of the special descriptor types, but in the same chapter, Table 12-3 (page 12-22) incorrectly indicates that the 16-bit gates are not valid for the LSL instruction (this table *does* have the correct types for the interrupt and trap gates that it shows).

#### 6. *iCOMP® Index 2.0 Rating Correction*

The 200 MHz Pentium processor with MMX technology has aniCOMP<sup>®</sup> index 2.0 Rating of 182. The table at the top of page i of the *Pentium® Processor Family Developer's Manual* lists the iCOMP Index 2.0 Rating of the 200 MHz Pentium processor with MMX technology incorrect as 183.

#### 7. Default Setting for BF1-0 on a Pentium<sup>®</sup> Processor with MMX<sup>™</sup> Technology

In the *Pentium® Processor Family Developer's Manual*, Section 5.1.10 page 5-18, the sentence If BF[1:0] are left unconnected on the Pentium processor with MMX technology, the bus-to-core ratio defaults to 2/5. should be "If BF[1:0] are left unconnected on the Pentium processor with MMX technology, the bus-to-core ratio defaults to 1/2".

# 8. FPU Exceptions Cause Branch Trace Messages

In the *Pentium® Processor Family Developer's Manual*, Section 13.1.0 page 13-2, the sentence"Masked floating point exceptions and all other exceptions that invoke a trap or fault handle's should be changed to "certain Floating point exceptions (both masked and un-masked) and all other exceptions that invoke a trap or fault handler".

### 9. 1/3 Bus Fraction

In Section 3.6 of the *Mobile Pentium*<sup>®</sup> *Processor with MMX<sup>™</sup> Technology* datasheet, Table 6, "Bus Frequency Selections," incorrectly states the 1/3 Bus Fraction. Table 6 is amended as follows:

| BF1 | BF0 | Bus/Core Ratio | Max Bus/Core<br>Frequency (MHz) | Min Bus/Core<br>Frequency (MHz) |
|-----|-----|----------------|---------------------------------|---------------------------------|
| 0   | 1   | 1/3 (1)        | N/A (1)                         | N/A (1)                         |

Mobile Bus Frequency Selections

NOTES:

1 This bus ratio is currently not supported in mobile Pentium® processor products.

### 10. Die Size Reduction

The B-Step Die size has been reduced to the following dimensions:

```
Die Length = 12.238 mm, Die Width = 10.579 mm
```

### 11. PICD0-1 External Capacitance Requirement

In the 1997 *Pentium<sup>®</sup>* Processor Family Developer's Manual, Section 7.4.3, Table 7-13, Note 28 states, "This assumes an external pullup resistor to V<sub>CC</sub> and a lumped capacitive load. The pullup resistor must be between 300 ohms and 1k ohms, the capacitance must be between 20pF and 240 pF, and the RC product must be between 6 ns and 36 ns. V<sub>OL</sub> for PICD0-1 is 0.55 V."

This should be replaced with the following:

28. "This assumes an external pullup resistor to V<sub>CC</sub> and a lumped capacitive load. The pullup resistor must be between 300 ohms and 1k ohms, the capacitance must be between 20pF and 120 pF, and the RC product must be between 6 ns and 36 ns. V<sub>OL</sub> for PICD0-1 is 0.55 V."



#### 12. Invalid Arithmetic Operations and Masked Responses to Them Relative to FIST/FISTP Instruction

The Pentium<sup>®</sup> Pro Family Developer's Manual, Volume 2: Programmer's Reference Manual/Table 7-20 and the Intel Architecture Software Developer's Manual, Volume 1 Table 7-20 show "Invalid Arithmetic Operations and the Masked Responses to Them." The table entry corresponding to the FIST/FISTP condition is missing, and is shown below:

| Condition                                                                         | Masked Response                       |
|-----------------------------------------------------------------------------------|---------------------------------------|
| FIST/FISTP instruction when input operand <> MAXINT for destination operand size. | Return MAXNEG to destination operand. |

# Part II:

Specification Update for Pentium® OverDrive® Processors

### **GENERAL INFORMATION**

This section covers the various Pentium OverDrive processors.

The 63- and 83-MHz Pentium OverDrive processors are Pentium processor technology upgrades for Intel486 processor-based systems. For more information on the 63- and 83-MHz PentiumOverDrive processors, please refer to the *Intel Pentium® OverDrive® Processor* datasheet (Order Number 290544).

The 120/133-MHz Pentium OverDrive processor is a Pentium processor technology upgrade for 60/66-MHz Pentium processor-based systems. The 125-, 150- and 166-MHz PentiumOverDrive processors are Pentium processor technology upgrades for 75-, 90- and 100-MHz Pentium processor-based systems. For more information on the PentiumOverDrive processors for Pentium processor based systems, please refer to the *Pentium® OverDrive® Processors for Pentium Processor-Based Systems* datasheet, (Order Number 290579).

The 125/150/166/180- and 200-MHz PentiumOverDrive processors with MMX technology are upgrades for 75-, 90- and 100-MHz Pentium processor-based systems. In addition to normal increased performance from running faster than the original Pentium processor in the system, theseOverDrive processors enable end-users to experience the benefits of MMX technology.

#### Top Markings

The Pentium OverDrive processor can be identified by the number on the base of the heat sink, under the integrated fan. To remove the fan, squeeze the retaining clips in the upper left corner of the chip and lift up. The figure below shows the laser mark found on theheatsink base of the processor. A marking is also used to indicate the speed of the part and is located in the upper right of the package.



63- and 83-MHz Pentium<sup>®</sup> OverDrive<sup>®</sup> Processors for Intel486<sup>™</sup> Processor-based Systems



120/133-, 125-, 150- and 166-MHz Pentium<sup>®</sup> OverDrive<sup>®</sup> Processors

# int<sub>e</sub>l.



#### 125/150/166/180- and 200-MHz Pentium® OverDrive® Processors with MMX<sup>™</sup> Technology

#### NOTES:

- XX or XXX = Core Speed (MHz).
- CCCCC or CCCCCC= Product Code.
- FFFFFFF = FPO # (Test Lot Traceability #).
- DDDD = Serialization Code.
- SZZZZ = Spec number.
- VW.W = Version number.
- The FPO Serial Number is unique for every Pentium® OverDrive® processors.
- The Version Number is used to easily identify major processor steppings: it applies to OverDrive processors only.

|              | Dusi |        |       |          |                               | nuncation mon             | nation |         |       |
|--------------|------|--------|-------|----------|-------------------------------|---------------------------|--------|---------|-------|
|              | СР   | UID    | -     |          |                               |                           |        |         |       |
| Product Code | Туре | Family | Model | Stepping | Mfg.<br>Stepping <sup>1</sup> | Speed (MHz)<br>Core / Bus | S-Spec | Version | Notes |
| PODP5V63     | 1    | 5      | 3     | 1        | B1                            | 63/25                     | SZ953  | 1.0     |       |
| PODP5V63     | 1    | 5      | 3     | 1        | B2                            | 63/25                     | SZ990  | 1.1     |       |
| PODP5V63     | 1    | 5      | 3     | 1        | C0                            | 63/25                     | SU013  | 1.0     |       |
| PODP5V83     | 1    | 5      | 3     | 2        | C0                            | 83/33                     | SU014  | 2.1     |       |
| PODP5V133    | 0    | 5      | 1     | А        | tA0                           | 120/60,133/66             | SU082  | 1.0     | 1, 2  |
| PODP3V125    | 0    | 5      | 2     | С        | aC0                           | 125/50                    | SU081  | 1.0     | 1, 3  |
| PODP3V150    | 0    | 5      | 2     | С        | aC0                           | 150/60                    | SU083  | 1.0     | 1, 3  |
| PODP3V166    | 0    | 5      | 2     | С        | aC0                           | 166/66                    | SU084  | 1.0     | 1, 3  |
| PODPMT60X150 | 1    | 5      | 4     | 4        | oxA3                          | 125/50,150/60             | SL24V  | 1.0     | 3, 4  |
| PODPMT66X166 | 1    | 5      | 4     | 4        | oxA3                          | 166/66                    | SL24W  | 1.0     | 3, 4  |
| PODPMT60X180 | 1    | 5      | 4     | 3        | oxB1                          | 180/60                    | SL2FE  | 2.0     | 3.4   |
| PODPMT66X200 | 1    | 5      | 4     | 3        | oxB1                          | 200/66                    | SL2FF  | 2.0     | 3.4   |

Basic Pentium<sup>®</sup> OverDrive<sup>®</sup> Processor Identification Information

#### NOTES:

• The Type corresponds to bits [13:12] of the EDX register after RESET, bits [13:12] of the EAX register after the CPUID instruction is executed.

- The Family corresponds to bits [11:8] of the EDX register after RESET, bits [11:8] of the EAX register after the CPUID
  instruction is executed.
- The Model corresponds to bits [7:4] of the EDX register after RESET, bits [7:4] of the EAX register after the CPUID instruction is executed.
- The Stepping corresponds to bits [3:0] of the EDX register after RESET, bits [3:0] of the EAX register after the CPUID instruction is execute.
- Manufacturing steppings prefixed with a lower-case "t" refer to the 120/133-MHz Pentium<sup>®</sup> OverDrive<sup>®</sup> processor for 60/66-MHz Pentium processor-based systems. Steppings prefixed with a lower-case "a" refer to the 125-, 150- and 166-MHz Pentium OverDrive processors for 75-, 90- and 100-MHz Pentium processor-based systems. Steppings without a prefix refer to the 63/83-MHz Pentium OverDrive processors for Intel486<sup>™</sup> processor-based system.
- 2. The  $V_{CC}$  operating voltage for these parts is 4.75 5.40.
- 3. The  $V_{CC}$  operating voltage for these parts is 3.135 3.6V.
- 4. Manufacturing steppings prefixed with a lower-case "ox" refer to the 125/150/166/180- and 200-MHz Pentium OverDrive processors with MMX technology for 75-, 90- and 100-MHz Pentium processor-based systems.

#### Summary Table of Changes

The following table indicates the Specification Changes, Errata, Specification Clarifications, or Documentation Changes which apply to the listed PentiumOverDrive processor steppings. Intel intends to correct some of the errata in a future stepping of the component, and to account for the other outstanding issues through documentation or specification changes as noted. Any items that are shaded are new for this revision of the document. This table uses the following notations:

#### CODES USED IN SUMMARY TABLE

| N/                        |                                                                                                                                                                                        |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X:                        | Erratum, Specification Change or Clarification that applies to this stepping.                                                                                                          |
| Doc:                      | Document change or update that will be implemented.                                                                                                                                    |
| Fix:                      | This erratum is intended to be fixed in a future stepping of the component.                                                                                                            |
| Fixed:                    | This erratum has been previously fixed.                                                                                                                                                |
| NoFix:                    | There are no plans to fix this erratum.                                                                                                                                                |
| (No mark) or (Blank Box): | This erratum is fixed in listed stepping or specification change does not apply to listed stepping.                                                                                    |
| PP##:                     | Please refer to Part I: Specification Update for 75/90/100/120/133/150/166/<br>200/233 MHz Pentium <sup>®</sup> Processors and Pentium Processors with MMX <sup>™</sup><br>Technology. |
| Shadad:                   | This item is either new or modified from the provinus version of the document                                                                                                          |

Shaded:

This item is either new or modified from the previous version of the document.

| No. | B1 | B2 | C0 | tA0 | aC0 | oxA3 | oxB1 | Refer to | Plans | SPECIFICATION CHANGES                                                                  |
|-----|----|----|----|-----|-----|------|------|----------|-------|----------------------------------------------------------------------------------------|
| 1   | Х  | Х  | Х  |     |     |      |      |          | Doc   | Clock low time (t <sub>3</sub> ) change                                                |
| 2   |    | Х  | Х  |     |     |      |      |          | Doc   | Removal of V <sub>CC</sub> pin A4                                                      |
| 3   |    | Х  | Х  |     |     |      |      |          | Doc   | Minimum operating temperature                                                          |
| 4   | х  | Х  | х  |     |     | Х    | Х    | PP1      | Doc   | IDT limit violation causes GP fault, not<br>interrupt 8                                |
| 5   | Х  | Х  | Х  |     |     |      |      |          | Doc   | Maximum I <sub>CC</sub> values                                                         |
| 6   |    |    |    |     |     | Х    | Х    |          | Doc   | Min case temperature under bias with fan attached                                      |
| 7   | х  | Х  | х  | Х   | Х   | Х    | Х    | PP3      | Doc   | Redundant timing spec: <u>t<sub>42d</sub> for all bus</u><br>frequencies               |
| No. | B1 | B2 | C0 | tA0 | aC0 | oxA3 | oxB1 | Refer to | Plans | ERRATA                                                                                 |
| 1   | Х  | Х  | Х  |     |     |      |      | PP1      | Fixed | Branch trace messages during lock cycles                                               |
| 2   | х  | Х  | х  |     |     |      |      | PP2      | Fixed | Breakpoint or single-step may be missed for one instruction following STI              |
| 3   | х  | Х  | х  |     |     |      |      | PP3      | Fixed | I/O restart does not function during single-<br>stepping or data breakpoint exceptions |
| 4   | Х  | Х  | Х  |     |     |      |      | PP4      | Fixed | NMI or INIT in SMM with I/O restart during<br>single-stepping                          |
| 5   | Х  | Х  | Х  |     |     |      |      | PP5      | Fixed | SMI# and FLUSH# during shutdown                                                        |
| 6   | Х  | Х  |    |     |     | Х    | Х    |          | Fix   | BIST disabled                                                                          |

| No. | B1 | B2 | C0  | tA0   | aC0    | oxA3   | oxB1       | Refer to | Plans | ERRATA (Cont'd)                                                                      |
|-----|----|----|-----|-------|--------|--------|------------|----------|-------|--------------------------------------------------------------------------------------|
| 7   |    |    |     |       |        |        |            |          |       | Maximum I <sub>CC</sub> usage (Refer to Spec Change 5)                               |
| 8   | Х  | Х  | Х   |       |        |        |            | PP6      | Fixed | No shutdown after internal error                                                     |
| 9   | х  | Х  | Х   |       |        |        |            | PP7      | Fixed | FLUSH# with a breakpoint pending causes<br>false DR6 values                          |
| 10  |    |    | Sup | ersec | led by | a Spec | cification | Change   |       | STPCLK# deassertion not recognized for 5<br>CLKs after BRDY# returned                |
| 11  | х  | Х  | Х   | х     | Х      | Х      | Х          | PP14     | NoFix | NMI or INIT during HALT within SMM may<br>cause large amount of bus activity         |
| 12  |    |    | Sup | ersec | led by | a Spec | cification | Change   |       | STPCLK# restrictions during EWBE#                                                    |
| 13  | Х  | Х  |     |       |        |        |            |          | Fixed | CLK required for UP# to be driven                                                    |
| 14  | Х  | Х  |     |       |        |        |            | PP18     | Fixed | Multiple allocations into branch target buffer                                       |
| 15  | х  | х  | х   |       |        |        |            | PP24     | Fixed | FLUSH#, INIT or Machine Check dropped due<br>to floating-point exception             |
| 16  | х  | Х  | х   |       |        |        |            | PP25     | Fixed | Floating-point operations may clear Alignment<br>Check bit                           |
| 17  | х  | Х  | х   |       |        |        |            | PP26     | Fixed | CMPXCHG8B across page boundary may<br>cause invalid opcode exception                 |
| 18  | х  | Х  | х   |       |        | Х      | Х          | PP27     | NoFix | Single-step debug exception breaks out of HALT                                       |
| 19  | Х  | Х  | Х   |       |        |        |            | PP28     | Fixed | Branch trace message corruption                                                      |
| 20  | х  | Х  | х   |       |        |        |            | PP32     | Fixed | EIP altered after specific FP operations<br>followed by MOV Sreg. Reg                |
| 21  | х  | Х  | х   | Х     | Х      |        |            | PP33     | Fixed | WRMSR into illegal MSR does not generate<br>GP fault                                 |
| 22  | х  | Х  | х   |       |        |        |            | PP34     | Fixed | Inconsistent data cache state from concurrent<br>snoop and memory write              |
| 23  | Х  | Х  | Х   | Х     | Х      |        |            | PP36     | Fixed | Incorrect FIP after RESET                                                            |
| 24  | х  |    |     |       |        |        |            |          | Fixed | Errors in least significant bit of an FMUL instruction result with specific operands |
| 25  | Х  | Х  | Х   | Х     | Х      | Х      | Х          | PP37     | NoFix | Second assertion of FLUSH# not ignored                                               |
| 26  | х  | Х  | х   |       |        |        |            | PP9      | Fixed | SMIACT# premature assertion during<br>replacement writeback cycle                    |
| 27  | Х  | Х  | Х   | х     | Х      | Х      | Х          | PP38     | NoFix | Segment limit violation by FPU operand may corrupt FPU state                         |
| 28  | Х  | Х  | Х   | х     | Х      | Х      | Х          | PP39     | NoFix | FP exception inside SMM with pending NMI hangs system                                |
| 29  | Х  | Х  | Х   |       |        |        |            | PP40     | Fixed | Current in Stop Clock state exceeds specification                                    |
| 30  | Х  | Х  | Х   | Х     | Х      | Х      | Х          | PP43     | NoFix | Data breakpoint deviations                                                           |

| No. | B1 | B2 | C0 | tA0 | aC0 | oxA3 | oxB1 | Refer to | Plans | ERRATA (Cont'd)                                                                                          |
|-----|----|----|----|-----|-----|------|------|----------|-------|----------------------------------------------------------------------------------------------------------|
| 31  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP44     | NoFix | Event monitor counting discrepancies                                                                     |
| 32  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP45     | NoFix | VERR type instructions causing page fault task switch with T bit set may corrupt CS:EIP                  |
| 33  | Х  | Х  | Х  |     | Х   | Х    | Х    | PP48     | NoFix | Matched but disabled data breakpoint can be lost by STPCLK# assertion                                    |
| 34  | Х  | Х  | Х  |     | Х   | Х    | Х    | PP49     | NoFix | STPCLK# ignored in SMM when INIT or NMI<br>pending                                                       |
| 35  | х  | х  | х  | Х   | Х   | Х    | Х    | PP51     | NoFix | A fault causing a page fault can cause an instruction to execute twice                                   |
| 36  | х  | х  | х  | Х   | Х   | Х    | Х    | PP53     | NoFix | FBSTP stores BCD operand incorrectly if<br>address wrap & FPU error both occur                           |
| 37  | х  | х  | х  | Х   | Х   | Х    | Х    | PP54     | NoFix | V86 interrupt routine at illegal privilege level<br>can cause spurious pushes to stack                   |
| 38  | х  | х  | х  | Х   | Х   | Х    | Х    | PP55     | NoFix | Corrupted HLT flag can cause skipped or<br>incorrect instruction, or CPU hang                            |
| 39  | х  | х  | х  | Х   | Х   | Х    | Х    | PP56     | NoFix | Benign exceptions can erroneously cause double fault                                                     |
| 40  | х  | х  | х  | Х   | Х   | Х    | Х    | PP57     | NoFix | Double fault counter may not increment correctly                                                         |
| 41  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP59     | NoFix | Short form of mov EAX/ AX/ AL may not pair                                                               |
| 42  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP60     | NoFix | Turning off paging may result inprefetch to<br>random location                                           |
| 43  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP61     | NoFix | STPCLK#, FLUSH# or SMI# after STI                                                                        |
| 44  | Х  | Х  | Х  |     | Х   | Х    | Х    | PP62     | NoFix | REP string instruction not interruptable by<br>STPCLK#                                                   |
| 45  | х  | х  | х  | Х   | Х   | Х    | Х    | PP63     | NoFix | Single step may not be reported on first<br>instruction after FLUSH#                                     |
| 46  | х  | х  | х  | Х   | Х   | Х    | Х    | PP66     | NoFix | STPCLK# on RSM to HLT causes non-<br>standard behavior                                                   |
| 47  |    |    |    | Х   | Х   |      |      | PP15     | Fixed | RUNBIST restrictions when run through<br>boundary scan circuitry                                         |
| 48  |    |    |    | Х   | Х   | Х    | Х    | PP46     | NoFix | BUSCHK# interrupt has wrong priority                                                                     |
| 49  |    |    |    |     | Х   |      |      | PP50     | Fixed | STPCLK# pullup not engaged at RESET                                                                      |
| 50  |    |    |    | Х   | Х   | х    | Х    | PP52     | NoFix | Machine check exception pending, then HLT,<br>can cause skipped or incorrect instruction, or<br>CPU hang |
| 51  |    |    |    | Х   |     | Х    | Х    | PP64     | NoFix | Double fault may generate illegal bus cycle                                                              |
| 52  |    |    |    | Х   | Х   | Х    | Х    | PP65     | NoFix | TRST# not asynchronous                                                                                   |
| 53  |    |    |    | Х   |     |      |      |          | NoFix | I/O Buffer Leakage                                                                                       |
| 54  |    |    |    | Х   |     |      |      |          | NoFix | Break in Boundary Scan Chain                                                                             |

| No. | B1 | B2 | C0 | tA0 | aC0 | oxA3 | oxB1 | Refer to | Plans | ERRATA (Cont'd)                                                                              |
|-----|----|----|----|-----|-----|------|------|----------|-------|----------------------------------------------------------------------------------------------|
| 55  |    |    |    | Х   | Х   |      |      |          | NoFix | Incorrect type field in CPUID                                                                |
| 56  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP67     | NoFix | Code cache dump may cause wrong IERR#                                                        |
| 57  | х  | х  | Х  | Х   | Х   | Х    | Х    | PP68     | NoFix | Asserting TRST# pin or issuing JTAG<br>instructions does not exit TAP Hi-Z state             |
| 58  |    |    |    | Х   |     |      |      |          | Fix   | CLK input capacitance exceeds specification                                                  |
| 59  | Х  | Х  | Х  | х   | Х   | Х    | Х    | PP69     | NoFix | ADS# may be delayed after HLDA<br>deassertion                                                |
| 60  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP70     | NoFix | Stack underflow in IRET gives #GP, not #SS                                                   |
| 61  |    |    |    | х   | Х   | Х    | Х    | PP71     | NoFix | Performance monitoring pins PM[1:0] may<br>count the events incorrectly                      |
| 62  | х  | х  | Х  | Х   | Х   | Х    | Х    | PP79     | NoFix | Erroneous Debug Exception on POPF/IRET instructions with a GP Fault                          |
| 63  |    |    |    |     |     | Х    | Х    | PP73     | NoFix | Branch trace message execution may cause system hang                                         |
| 64  |    |    |    |     |     | Х    | Х    | PP74     | Fix   | Enabling RDPMC at in CR4 and also using SMM may cause shut down                              |
| 65  |    |    |    |     |     | Х    | Х    | PP75     | Fix   | Event monitor counting discrepancies (Fix)                                                   |
| 66  |    |    |    |     |     | Х    | Х    | PP76     | NoFix | Event monitor counting discrepancies (NoFix)                                                 |
| 67  |    |    |    |     |     | Х    | Х    | PP77     | Fix   | INVD may leave valid entries in the cache due<br>to snoop interaction                        |
| 68  |    |    |    |     |     | х    | Х    | PP78     | NoFix | TLB update is blocked after a specific<br>sequence of events with a misaligned<br>descriptor |
| 69  |    |    |    |     |     | Х    | Х    | PP80     | NoFix | CR2 and CR4 content upon return from SMM                                                     |
| 70  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP81     | Fixed | Invalid operand with locked CMPXCHG8B instruction                                            |
| No. | B1 | B2 | C0 | tA0 | aC0 | oxA3 | oxB1 | Refer to | Plans | SPECIFICATION CLARIFICATIONS                                                                 |
| 1   | Х  | X  | X  | IAU | acu | UXAS | OVPI | Relei lo | Doc   | CACHE#, KEN# and BLAST# Behavior                                                             |
| 2   | ×  | ×  | ×  |     |     |      |      |          | Doc   | Behavior of writeback support pins in                                                        |
| 2   | ^  | ^  | ^  |     |     |      |      |          | DUC   | writethrough mode                                                                            |
| 3   | Х  | Х  | Х  |     |     |      |      |          | Doc   | HITM# deassertion behavior                                                                   |
| 4   | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP5      | Doc   | Only one SMI# can be latched during SMM                                                      |
| 5   | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP8      | Doc   | SMI# activation may cause a nested NMI handling                                              |
| 6   | Х  | Х  | Х  | х   | Х   | Х    | Х    | PP9      | Doc   | Code breakpoints set on meaningless prefixes<br>not guaranteed to be recognized              |
| 7   | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP10     | Doc   | Resume flag should be set by software                                                        |
| 8   | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP11     | Doc   | Data breakpoints on INS delayed one iteration                                                |



| No. | B1 | B2 | C0 | tA0 | aC0 | oxA3 | oxB1 | Refer to | Plans | SPECIFICATION CLARIFICATIONS<br>(Cont'd)                                                            |  |
|-----|----|----|----|-----|-----|------|------|----------|-------|-----------------------------------------------------------------------------------------------------|--|
| 9   | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP12     | Doc   | When L1 cache disabled, inquire cycles are blocked                                                  |  |
| 10  | Х  | х  | Х  | Х   | Х   | Х    | Х    | PP14     | Doc   | For correct translations, the TLB should be flushed after the PSE bit in CR4 is set                 |  |
| 11  | х  | х  | х  | Х   | Х   | Х    | Х    | PP16     | Doc   | Extra code break can occur on I/O or HLT instruction if SMI coincides                               |  |
| 12  | х  | х  | х  | Х   | Х   | Х    | Х    | PP18     | Doc   | FYL2XP1 does not generate exceptions for X out of range                                             |  |
| 13  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP19     | Doc   | Enabling NMI inside SMM                                                                             |  |
| 14  |    |    |    |     |     | Х    |      |          | Doc   | CLK Undershoot                                                                                      |  |
| 15  |    |    |    |     |     | Х    | Х    | PP17     | Doc   | LRU may be updated for non-cacheable cycles                                                         |  |
| 16  | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP21     | Doc   | Active A20M# during SMM                                                                             |  |
| No. | B1 | B2 | C0 | tA0 | aC0 | oxA3 | oxB1 | Refer to | Plans | DOCUMENTATION CHANGES                                                                               |  |
| 1   | х  | х  | х  | Х   | Х   | Х    | Х    | PP1      | Doc   | JMP cannot do a nested task switch, Volume 3, page 13-12                                            |  |
| 2   | Х  | х  | Х  | Х   | Х   | Х    | Х    | PP3      | Doc   | Interrupt sampling window, Volume 3, page 23-39                                                     |  |
| 3   | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP4      | Doc   | FSETPM is like NOP, not like FNOP                                                                   |  |
| 4   | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP5      | Doc   | Errors in 3 tables of special descriptor types                                                      |  |
| 5   | Х  | Х  | Х  | Х   | Х   | Х    | Х    | PP8      | Doc   | FPU exceptions cause branch trace messages                                                          |  |
| 6   | Х  | х  | Х  | Х   | Х   | Х    | Х    | PP12     | Doc   | Invalid arithmetic operations and masked<br>responses to them relative to FIST/FISTP<br>instruction |  |

### **SPECIFICATION CHANGES**

The Specification Changes listed in this section apply to the PentiumOverDrive processor datasheets. All Specification Changes will be incorporated into future versions of the appropriate document(s).

#### 1. Clock Low Time (t<sub>3</sub>) Change

The AC timings for the PentiumOverDrive processor CLK low time have been changed to better meet the needs of the installed base of Intel486 processor-based systems. The change to the PentiumOverDrive processor CLK low time specification applies to the PentiumOverDrive processor only, and does not affect any other clock specifications, such as CLK High time or rise/fall specifications.

#### **NEW SPECIFICATIONS**

### $\label{eq:VCC} \begin{array}{l} \mbox{Pentium}^{\$}\ \mbox{OverDrive}^{\$}\ \mbox{Processor 25 MHz AC Characteristics} \\ (V_{CC} = 5V \pm 5\%; T_A(IN) = 10^{\circ} C \ T_O \ + 55^{\circ} C; \ C_L = 50 \mbox{PF unless otherwise specified.}) \end{array}$

| Symbol         | Parameter    | Min | Мах | Unit |
|----------------|--------------|-----|-----|------|
| t <sub>3</sub> | CLK Low Time | 11  |     | ns   |

### $\label{eq:perturbative} \begin{array}{l} \mbox{Pentium}^{\$} \mbox{OverDrive}^{\$} \mbox{Processor 33 MHz AC Characteristics} \\ \mbox{(V_{CC} = 5V \pm 5\%; T_A(IN) = 10^{\circ}C T_O + 55^{\circ}C; C_L = 50PF unless otherwise specified.)} \end{array}$

| Symbol         | Parameter    | Min | Мах | Unit |
|----------------|--------------|-----|-----|------|
| t <sub>3</sub> | CLK Low Time | 8   |     | ns   |

#### 2. Removal of V<sub>CC</sub> Pin A4

To resolve compatibility concerns with a limited number of incorrectly designed motherboards, pin A4 (V<sub>CC</sub>) will be removed from the Pentium OverDrive processors and will no longer be present on the package. The removal of this V<sub>CC</sub> pin will not adversely affect the operation of the processor due to the large number of V<sub>SS</sub> and V<sub>CC</sub> pins remaining in the outer row.

#### 3. Minimum Operating Temperature

The specification for the minimum operating temperature of the Pentium OverDrive processors has been changed. All other temperature specifications, such as the absolute maximum ratings, remained unchanged. The new temperature specification is detailed in the table below:

| T <sub>A(IN)</sub> Old Specification (°C) | T <sub>A(IN)</sub> New Specification (°C) |  |  |  |
|-------------------------------------------|-------------------------------------------|--|--|--|
| 0 to +55                                  | 10 to +55                                 |  |  |  |

#### 4. Refer to Summary Table of Changes

#### 5. Maximum I<sub>CC</sub> Values

The maximum current requirements originally estimated for the PentiumOverDrive processors were found to be slightly lower than the actual values. The new values are listed in the table below.

| Old max | New max | Notes     |  |  |
|---------|---------|-----------|--|--|
| 1.9 A   | 2.2 A   | 63/25 MHz |  |  |
| 2.6 A   | 2.8 A   | 83/33 MHz |  |  |

#### 6. Min Case Temperature Under Bias with Fan Attached

The specification for the minimum case temperature under bias with the fan attached for the Pentium OverDrive processors with MMX technology has been changed from 0°C to 10°C.

#### Pentium<sup>®</sup> OverDrive<sup>®</sup> Processors with MMX<sup>™</sup> Technology with Fan Attached

| Parameter                   | Min | Max | Unit |
|-----------------------------|-----|-----|------|
| Case Temperature Under Bias | 10  |     | °C   |

#### 7. Refer to Summary Table of Changes



### ERRATA

#### 1 – 5. Refer to Summary Table of Changes

#### 6. BIST Disabled

**PROBLEM:** The current production stepping of the PentiumOverDrive processor has disabled the Built-In Self Test (BIST) functionality.

**IMPLICATION:** If BIST is performed (AHOLD high at the falling edge of RESET), the processor will not actually perform the BIST, but will return a value of 'zero' in the EAX register to indicate that all tests have passed.

WORKAROUND: None required.

STATUS: This erratum has been fixed in the C-0 stepping.

#### 7. Maximum I<sub>CC</sub> Usage (Refer to Spec. Change 5.)

#### 8 – 12. Refer to Summary Table of Changes

#### 13. CLK Required for UP# to be Driven

**PROBLEM:** The Upgrade Present (UP#) output pin is intended to be driven low after power-up to indicate that an upgrade processor is present in the system. The UP# pin on the PentiumOverDrive processor requires that the CLK input toggle while the system is starting to insure that RESET reaches the UP# circuitry. If CLK does not toggle, UP# may or may not be driven low, depending on the initial state of the UP# circuitry.

**IMPLICATION:** If an Intel486 processor system is dependent on having UP# driven low before driving the CLK input on the PentiumOverDrive processor, it may never boot since CLK may never be driven to the processor if UP# remains high. This is generally only a potential issue in systems with two processor sites, such as those with a surface-mount Intel486 processor and a PGA upgrade processor site.

**WORKAROUND:** Most two site systems have the ability to disable the processor in the surface-mount location so that a different Intel486 (non-upgrade) processor may be used in the PGA socket location. If the system has a jumper or switch that is documented to specifically disable the surface mount processor (or the original processor in a two socket system), use it to disable the second processor and thereby route the CLK signal to the upgrade PGA socket location.

STATUS: This erratum has been fixed in the C-0 stepping.

#### 14. Multiple Allocations Into Branch Target Buffer

**PROBLEM:** Please refer to Part II of this document. This errata entry for the PentiumOverDrive processor has been added for clarification of the issue as it applies to this processor specifically.

IMPLICATION: Please refer to Erratum 18 of Part II of this document.

WORKAROUND: Please refer to Erratum 18 of Part II of this document.



**STATUS:** This erratum has been fixed in the C-0 stepping. Although this erratum has been recreated in proprietary Intel test systems, it has not been observed on a PentiumOverDrive processor in an actual personal computer system.

#### 15 – 23. Refer to Summary Table of Changes

#### 24. Errors in Least Significant Bit of an FMUL Instruction Result with Specific Operands

**PROBLEM:** The result of multiplying two operands, one of which is typically close to infinity or close to the smallest representable normal number, may be incorrect in the Least Significant Bit (LSB) and may result in flags that are incorrectly set. This problem is limited to a small percentage of the first production units of the 63MHz Pentium OverDrive processor (specification number SZ953, Ver#: 1.0).

All precisions: single, double and extended are affected. All rounding modes: nearest, up, down and chop are affected. Only specific operand pairs result in errors.

**IMPLICATION:** Only a fraction of the Pentium OverDrive processors may produce errors in the least significant bit of the result when using the FMUL instruction with one of these specific input operands. Any of the exception flag bits in the FPU status word may also be incorrect.

**WORKAROUND:** None identified. Intel includes software with the PentiumOverDrive processor that can detect this erratum. Please see the following Status paragraph.

**STATUS:** The Pentium OverDrive processors currently in production are free from this defect. Only a fraction of the first production units at 63-MHz marked SZ953 may exhibit the defect. Owners of PentiumOverDrive processors should run the diagnostics on the disk supplied with the PentiumOverDrive processor. The diagnostic program tests the processor and will notify the user of pass/fail information. Should the processor fail, the diagnostic program will report that "The Floating Point Conformance Test has Failed" and will wait for a keystroke before continuing. Owners of the PentiumOverDrive processor should contact the Intel support line if there are any questions.

#### 25. Second Assertion of FLUSH# Not Ignored

**PROBLEM:** Please refer to Part II of this document. This errata entry for the PentiumOverDrive processors has been added for clarification of the issue as it applies to theseOverDrive processors specifically.

**IMPLICATION:** This erratum applies to the PentiumOverDrive processor in Enhanced (WB) bus mode only. Standard bus mode (WT) is not affected. Please refer to Part II of this document for more information.

WORKAROUND: Please refer to Part II of this document.

**STATUS:** For the steppings affected, please see the Summary of Changes table at the beginning of this section.

#### 26 – 28. Refer to Summary Table of Changes

### 29. Current in Stop Clock State Exceeds Specification

**PROBLEM:** Please refer to Part II of this document. This errata entry for the PentiumOverDrive processors has been added for clarification of the issue as it applies to theseOverDrive processors specifically.

**IMPLICATION:** Please refer to Part II of this document for more information.

**WORKAROUND:** None Identified. The workaround as stated in Part II of this document is not valid for the Pentium OverDrive processor since the boundary scan pins are not available on production units.

**STATUS:** For the steppings affected, please see the Summary of Changes table at the beginning of this section.

#### 30 – 38. Refer to Summary Table of Changes

#### 39. Benign Exceptions Can Erroneously Cause Double Fault

**PROBLEM:** Please refer to Part II of this document. This errata entry for the PentiumOverDrive processors has been added for clarification of the issue as it applies to theseOverDrive processors specifically.

**IMPLICATION:** This erratum applies to the PentiumOverDrive processor in Case 1 only. Case 2 "A machine check exception (INT 18) is generated" does not apply. Please refer to Part II of this document for more information.

WORKAROUND: Please refer to Part II of this document

**STATUS:** For the steppings affected, please see the Summary of Changes table at the beginning of this section.

#### 40 – 42. Refer to Summary Table of Changes

#### 43. STPCLK# or FLUSH# After STI

**PROBLEM:** Please refer to Part II of this document. This errata entry for the 63 and 83-MHz PentiumOverDrive processors has been added for clarification of the issue as it applies to theseOverDrive processors specifically.

**IMPLICATION:** In the case of "FLUSH# After STI," this erratum applies to the PentiumOverDrive processor in Enhanced (WB) bus mode only. Standard bus mode (WT) is not affected. Please refer to Part II of this document for more information.

WORKAROUND: Please refer to Part II of this document.

**STATUS:** For the steppings affected, please see the Summary of Changes table at the beginning of this section.

#### 44. Refer to Summary Table of Changes



#### 45. Single Step May Not be Reported on First Instruction After FLUSH#

**PROBLEM:** Please refer to Part II of this document. This errata entry for the 63 and 83-MHz PentiumOverDrive processors has been added for clarification of the issue as it applies to theseOverDrive processors specifically.

**IMPLICATION:** This erratum applies to the PentiumOverDrive processor in Enhanced (WB) bus mode only. Standard bus mode (WT) is not affected. Please refer to Part II of this document for more information.

WORKAROUND: Please refer to Part II of this document.

**STATUS:** For the steppings affected, please see the Summary of Changes table at the beginning of this section.

#### 46 – 52. Refer to Summary Table of Changes

#### 53. I/O Buffer Leakage

**PROBLEM:** When an I/O pin is driven high by the PentiumOverDrive processor and then tri-stated, the output is still weakly driven high until the line is driven low by either the processor or another source.

**IMPLICATION:** If a weak pull-down (greater than  $1k\Omega$ ) is used on a signal line and the value of the line is expected at a given time after beingtri-stated by the processor, the incorrect value can be read.

WORKAROUND: None identified at this time.

**STATUS:** For the steppings affected see the Summary Table of Changes at the beginning of this section.

#### 54. Break in Boundary Scan Chain

**PROBLEM:** The boundary scan problem can most easily be described as a broken link in the boundary scan chain. The effects of this broken link on the output testing are minimal, since the majority of the chain is before the break. This part of the chain can still be filled, and the data sent to the output pins. However, any pins after the break will not be able to send out the correct output data. The effects of this broken link on input testing are more drastic. Only the last four cells worth of data can be collected at the boundary scan output. With respect to operating with other devices, the boundary scan chain will not be able to shift data through the processor to other devices.

**IMPLICATION:** This problem only affects operation of the component while in boundary scan mode.

**WORKAROUND:** The bypass mode for the processor does still work, so other devices in the boundary scan chain can be accessed using this method.

STATUS: For the steppings affected see the Summary Table of Changes at the beginning of this section.

#### 55. Incorrect Type Field in CPUID

**PROBLEM:** Execution of the CPUID with a '1' in the EAX register does not return a value of '01' OverDrive processor installed) in the type field (Bits 13.12). Instead it returns a '00' (Primary Processor) in the type field.

**IMPLICATION:** BIOS or application software that relies on the type field to be '01' when arOverDrive processor is installed, may function improperly.

**WORKAROUND:** BIOS or application software should be written to function properly when '00' is returned in the type field and an OverDrive processor is present in the system.

STATUS: For the steppings affected see the Summary Table of Changes at the beginning of this section.

#### 56. Refer to Summary Table of Changes

#### 57. Asserting TRST# Pin or Issuing JTAG Instructions Does not Exit TAP Hi-Z State

**PROBLEM:** Please refer to Part II of this document. This errata entry for the PentiumOverDrive processor has been added for clarification of the issue as it applies to the 63- and 83-MHz PentiumOverDrive processors for Intel486 processor-based systems specifically.

**IMPLICATION:** This erratum applies to the 63- and 83-MHz PentiumOverDrive processors only when issuing JTAG instructions. The 63- and 83-MHz PentiumOverDrive processors do not have a TRST# pin. Please refer to Part II of this document for more information.

WORKAROUND: Please refer to Part II of this document.

**STATUS:** For the steppings affected, please see the Summary of Changes table at the beginning of this section.

#### 58. CLK Input Capacitance Exceeds Specification

**PROBLEM:** The input capacitance on the CLK pin is higher than the specification due to the ceramic package design. The specification for the 120/133-MHz PentiumOverDrive processor's input capacitance iS 8pF whereas the measured value on the clock pin is 13pF. This added capacitance may cause excessiveringback on the CLK signal.

**IMPLICATION:** If the CLK signal going to the processor is also used as an input to another device, theringback can cause the other device to detect an incorrect rising edge on CLK. This can cause the system to not boot or to hang. Only a small percentage of systems appear to be affected by the higher capacitance.

The only confirmed issue is related to some boards with an Intel 82430LXchipset. The 82434LX PCMC's HCLKA output is used to drive the clock to the processor. This clock signal may also be used as a feedback to the chipset to minimize the clock skew between the CPU and PCMC. The capacitance difference will create a reflection on the clock signal that, if sufficient in amplitude, will cause the PCMC to detect a false clock edge and the bus state machines to get out of synchronization causing the system to lock up. This condition is dependent upon not only the capacitance difference but also the physical board design and voltage threshold of the chipset.

**WORKAROUND:** If an end user experiences any problems, they should remove the PentiumOverDrive processor and install the original 60/66-MHz Pentium processor. The end user should then contact the Intel Customer Support Hotline listed on the OverDrive processor retail box for assistance.

STATUS: For the steppings affected see the Summary Table of Changes at the beginning of this section.

#### 59 – 69. Refer to Summary Table of Changes

#### 70. Refer to Erratum 81 of Summary Table of Changes of Part I

### SPECIFICATION CLARIFICATIONS

#### 1. CACHE#, KEN# and BLAST# Behavior

If CACHE# is driven LOW during a read cycle, this implies that the processor intends to perform dinefill; however, this does not imply that BLAST# will be driven HIGH. As with the IntelDX2 (processor, KEN# controls the cacheability of data and can be used to refuse thelinefill. If the processor requires only one transfer to get the required data, BLAST# will be driven LOW if KEN# is sampled HIGH.

#### 2. Behavior of Writeback Support Pins in Writethrough Mode

Three new output pins are used to support the internalwriteback cache of the Pentium OverDrive processor. These pins are HIT#, HITM# and CACHE#. The writeback mode of the processor can be enabled by driving the WB/WT# pin to the appropriate state during the falling edge of RESET. The clarification is as follows:

The three internal writeback support pins will be driven at all times regardless of the processor cache mode (enhanced (writeback) or standard (writethrough)). This implies that the HIT# and HITM# pins will always be driven HIGH in writethrough mode since there can be nowriteback cycles. It also implies that in writethrough mode, the CACHE# pin will be toggled normally for reads and will be driven HIGH for all write cycles.

#### 3. HITM# Deassertion Behavior

The HITM# pin is driven LOW in response to an external snoop that hits a modified line in the cache. It remains low until an appropriate action occurs (usually awriteback cycle) to maintain consistency with main memory. The clarification deals with the deassertion of HITM#.

Previously available documentation stated that HITM# will be driven inactive after the last RDY#/BRDY# of the writeback cycle" and is "guaranteed to be deasserted before the next ADS#." This means that HITM# can be deasserted anytime between these two points, and hardware should not assume that HITM# is deasserted on any specific CLK. It also implies that the system design should not depend on the PentiumOverDrive processor to deassert HITM# in the same clock the writeback Enhanced IntelDX2 processor.

### 4 – 13. Refer to Summary Table of Changes

#### 14. CLK Undershoot

The maximum undershoot, undershoot threshold duration, and maximum ingback specifications for CLK are described below:

MAXIMUM UNDERSHOOT SPECIFICATION: The maximum undershoot of the CLK signal must not drop below 0.9V.

**UNDERSHOOT THRESHOLD DURATION SPECIFICATION:** The undershoot threshold duration is defined as the sum of all time during which the CLK signal is below–0.5V within a single clock period. The undershoot threshold duration must not exceed 20% of the period.

**MAXIMUM RINGBACK SPECIFICATION:** The maximum ringback of CLK associated with its low state (undershoot) must not exceed 0.8V as shown in Figure 141.

Refer to Table 14-1 for a summary of the clock overshoot and undershoot specifications for the Pentium OverDrive processor with MMX technology.

| Specification Name         | Value                                       | Units | Notes |
|----------------------------|---------------------------------------------|-------|-------|
| Threshold Level            | -0.5                                        | V     | 1     |
| Minimum Undershoot Level   | -0.9                                        | V     | 1     |
| Maximum Threshold Duration | 20% of clock period below threshold voltage | ns    | 1     |
| Maximum Ringback           | 0.8                                         | V     | 1     |

| Table 14-1. | Undershoot | Specification | Summary |
|-------------|------------|---------------|---------|
|             |            |               |         |

#### NOTES:

1. See Figure 14-1 and Figure 14-2.

**CLOCK SIGNAL MEASUREMENT METHODOLOGY:** The waveform of the clock signals should be measured at the bottom side of the processor pins using an oscilloscope with a 3 dB bandwidth of at least 20 MHz (100 MS/s digital sampling rate). There should be a short isolation ground lead attached to a processor pin on the bottom side of the board. An 1 Mohm probe with loading of less than 1pF (e.g., Tektronics 6243 or Tektronics 6245) is recommended. The measurement should be taken at the CLK (AK18) pin and its nearest VSS pins (AM18).

**MAXIMUM UNDERSHOOT AND MAXIMUM RINGBACK SPECIFICATIONS:** The display should show continuous sampling (e.g., infinite persistence) of the waveform at 500 mV/div and 5 ns/div (for CLK) for a recommended duration of approximately five seconds. Adjust the vertical position to measure the maximum undershoot and associated ringback. There is no allowance for crossing the maximum undershoot or maximum ringback specifications.

**UNDERSHOOT THRESHOLD DURATION SPECIFICATION:** A snapshot of the clock signal should be taken at 500 mV/div and 500 pS/div (for CLK). Adjust the vertical position and horizontal offset position to view the threshold duration. The undershoot threshold duration is defined as the sum of all time during which the clock signal is below –0.5V within a single clock period. The undershoot threshold duration must not exceed 20% of the period.

This undershoot specifications are illustrated graphically in Figure 14-1 and Figure 14-2.



Figure14-1. Maximum Undershoot Level, Undershoot Threshold Level, and Undershoot Threshold Duration



Figure 14-2. Maximum Ringback Associated with the Signal Low State

#### 15 – 16. Refer to Summary Table of Changes

### **DOCUMENTATION CHANGES**

The Documentation Changes listed in this section apply to the PentiumOverDrive processor datasheets. All Documentation Changes will be incorporated into the appropriate documentation.

#### 1 – 6. Refer to Summary Table of Changes

## Appendix A

Pentium® Processor Related Technical Collateral

### PUBLIC DOCUMENTATION

Unless otherwise noted, the following documentation may be obtained by visiting Intel'swebsite at http://www.intel.com or by contacting Intel's Literature Center at 1-800-879-4683 in the U.S. and Canada. In other geographies, please contact your local sales office.

| Document Title                                                                                                     | Order Number                                          |  |
|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|
| Pentium® Processor Family Developer's Manual (1997)                                                                | 241428                                                |  |
| Intel Architecture Software Developer's Manual, Volume 1: Basic Architecture                                       | 243190                                                |  |
| Intel Architecture Software Developer's Manual, Volume 2: Instruction Set Reference                                | 243191                                                |  |
| Pentium <sup>®</sup> Processor datasheet (75 MHz, 90 MHz, 100 MHz, 120 MHz, 133 MHz, 150 MHz, 166 MHz and 200 MHz) | 241997                                                |  |
| Pentium® Processor Specification Update                                                                            | 242480                                                |  |
| MultiProcessor Specification                                                                                       | 242016                                                |  |
| Pentium® Processor Family Product Brief                                                                            | 241561                                                |  |
| Pentium® Processor Performance Brief                                                                               | 241557                                                |  |
| Pentium <sup>®</sup> Processor Technical Overview                                                                  | 241610                                                |  |
| Intel MMX <sup>™</sup> Technology Overview                                                                         | 243081                                                |  |
| Intel Architecture MMX <sup>™</sup> Technology Programmer's Reference Manual                                       | 243007                                                |  |
| Intel Architecture MMX <sup>™</sup> Technology Developer's Manual                                                  | 243006                                                |  |
| Intel MMX™ Technology at a Glance                                                                                  | 243100                                                |  |
| Pentium® Processor 60 and 66 MHz Specification Update                                                              | 243326                                                |  |
| AP-579: Pentium <sup>®</sup> Processor Flexible Motherboard Design Guidelines                                      | 243187                                                |  |
| AP-479: Pentium <sup>®</sup> Processor Clock Design                                                                | 241574                                                |  |
| AP-480: Pentium <sup>®</sup> Processor Thermal Design Guidelines                                                   | 241575                                                |  |
| AP-485: Intel Processor Identification with the CPUID Instruction                                                  | 241618                                                |  |
| AP-500: Optimizations for Intel's 32-Bit Processors                                                                | 241799                                                |  |
| AP-577: An Introduction to PPGA Packaging                                                                          | 243103                                                |  |
| AP-522: Implementation Guidelines for 3.3V Pentiun® Processors with VRE Specifications                             | 242687                                                |  |
| AP-578: Software and Hardware Considerations in Handling FPU Exceptions                                            | 242415                                                |  |
| Pentium® Processor 3.3V Clock Driver Specifications                                                                | Contact your local Intel/<br>Distributor Sales Office |  |
| Pentium® Processor 3.3V ASIC Interface Specification                                                               | Contact your local Intel/<br>Distributor Sales Office |  |
| Pentium <sup>®</sup> Processor 3.3V Pipeline BSRAM Specification                                                   | Contact your local Intel/<br>Distributor Sales Office |  |

#### PENTIUM<sup>®</sup> PROCESSOR SPECIFICATION UPDATE

## int<sub>el</sub>.

| Document Title                                                                                                                                                                                                   | Order Number |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Pentium <sup>®</sup> Processor with MMX <sup>™</sup> Technology datasheet                                                                                                                                        | 243185       |
| Pentium® Processor with Voltage Reduction Technology datasheet                                                                                                                                                   | 242557       |
| Mobile Pentium <sup>®</sup> Processor with MMX <sup>™</sup> Technology datasheet                                                                                                                                 | 243292       |
| Pentium <sup>®</sup> Processor at iCOMP <sup>®</sup> index 815\100 MHz, Pentium Processor<br>at iCOMP Index 735\90 MHz, Pentium Processor atiCOMP Index<br>610\75 MHz with Voltage Reduction Technologydatasheet | 242973       |
| Mobile Pentium <sup>®</sup> Processor with MMX <sup>™</sup> Technology on 0.25 Micron datasheet                                                                                                                  | 243468       |

## intel

UNITED STATES, Intel Corporation 2200 Mission College Blvd., P.O. Box 58119, Santa Clara, CA 95052-8119 Tel: +1 408 765-8080

> JAPAN, Intel Japan K.K. 5-6 Tokodai, Tsukuba-shi, Ibaraki-ken 300-26 Tel: + 81-29847-8522

> > FRANCE, Intel Corporation S.A.R.L. 1, Quai de Grenelle, 75015 Paris Tel: +33 1-45717171

UNITED KINGDOM, Intel Corporation (U.K.) Ltd. Pipers Way, Swindon, Wiltshire, England SN3 1RJ Tel: +44 1-793-641440

> GERMANY, Intel GmbH Dornacher Strasse 1 85622 Feldkirchen/ Muenchen Tel: +49 89/99143-0

HONG KONG, Intel Semiconductor Ltd. 32/F Two Pacific Place, 88 Queensway, Central Tel: +852 2844-4555

CANADA, Intel Semiconductor of Canada, Ltd. 190 Attwell Drive, Suite 500 Rexdale, Ontario M9W 6H8 Tel: +416 675-2438