# Am486<sup>™</sup>DX

## High-Performance, 32-Bit Microprocessor



## DISTINCTIVE CHARACTERISTICS

- Binary Compatible with Large Software Base
  - MS-DOS, OS/2, Windows
  - UNIX, Windows NT
- High Integration On-Chip
  - 8-Kbyte code and data cache
  - Floating-point unit
  - Paged, virtual memory management
- Easy To Use
  - Built-in self test
  - Hardware debugging support
  - Extensive third-party software support
- Standard 168-Pin PGA Package
- High-performance Design
  - Frequent instructions execute in one clock
  - 33-MHz and 40-MHz clock frequencies
  - 128-Million bytes/second burst bus at 40 MHz

- 0.7-micron CMOS process technology
- Dynamic bus sizing for 8-, 16-, and 32-bit buses
- Complete 32-bit Architecture
  - All registers
  - 8-, 16-, and 32-bit data types
- **■** Multiprocessor Support
  - Multiprocessor instructions
  - Cache consistency protocols
  - Support for second-level cache
- Pin-for-Pin Replacement of the I486DX
- IEEE 1149.1 Boundary-Scan Compatibility

## **GENERAL DESCRIPTION**

The Am486DX CPU offers the highest performance for DOS, OS/2, Windows, and UNIX applications. It is 100% binary compatible with the 386 architecture. One million plus transistors integrate cache memory, floating-point hardware, and memory management on-chip while retaining binary compatibility with previous members of the x86 architectural family. Frequently used instructions execute in one cycle, resulting in RISC performance levels. An 8-Kbyte unified code and data cache combine with a 128-Million bytes/second burst bus at 40 MHz to ensure high system throughput.

New features enhance multiprocessing systems. New instructions speed manipulation of memory-based semaphores. On-chip hardware ensures cache consistency and provides hooks for multilevel caches.

The built-in self test extensively tests on-chip logic, cache memory, and the on-chip paging translation cache. Debug features include breakpoint traps on code execution and data accesses.

# Am486 CPU PIPELINED 32-BIT MICROARCHITECTURE BLOCK DIAGRAM





## CONNECTION DIAGRAMS Am486 CPU Pin Side View

## 168-Pin PGA (Pin Grid Array) Package

|   | 1               | 2               | 3               | 4               | 5               | 6               | 7               | 8               | 9               | 10              | 11              | 12              | 13       | 14              | 15      | 16               | 17              |   |
|---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------|-----------------|---------|------------------|-----------------|---|
| s | A27<br>O        | A26             | A23             | NC<br>O         | A14<br>O        | V <sub>ss</sub> | A12<br>O        | V <sub>ss</sub> | A10<br>O | V <sub>ss</sub> | A6<br>O | A4<br>O          | ADS<br>O        | s |
| R | A28             | A25             | V <sub>oc</sub> | V <sub>ss</sub> | A18<br>O        | V <sub>oo</sub> | A15             | V <sub>oc</sub> | V <sub>∞</sub>  | V <sub>∞</sub>  | V <sub>oo</sub> | A11<br>O        | A8<br>O  | V <sub>oo</sub> | _       | BLAST            | -               | R |
| Q | A31             | V <sub>ss</sub> | A17<br>O        | A19             | A21<br>O        | A24<br>O        | A22<br>O        | A20<br>O        | A16             | A13             | A9              | A5<br>O         | A7<br>O  | A2<br>O         | BREQ    | PLOCK            | -               | Q |
| Р | 00              | A29             | A30             |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | HLDA    | V <sub>oo</sub>  | V <sub>ss</sub> | P |
| N | D2<br>O         | D1<br>O         | DP0             |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | LOCK    | M/IO             | W/R             | N |
| М | V <sub>ss</sub> | V <sub>oo</sub> | D4<br>O         |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | D/C     | V <sub>∞</sub> O | V <sub>ss</sub> | М |
| L | V <sub>ss</sub> | D6<br>O         | D7              |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | PWT     | v <sub>∞</sub>   | V <sub>ss</sub> | L |
| к | V <sub>ss</sub> | V <sub>oo</sub> | D14             |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | BEO     | V <sub>oo</sub>  | V <sub>ss</sub> | K |
| J | V <sub>cc</sub> | D5<br>O         | D16             |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | BE2     | BE1              | PCD             | J |
| н | V <sub>ss</sub> | D3              | OP2             |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | BRDY    | V <sub>cc</sub>  | V <sub>ss</sub> | н |
| G | V <sub>ss</sub> | V <sub>cc</sub> | D12             |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | NC      | V <sub>oo</sub>  | V <sub>ss</sub> | G |
| F | OP1             | O<br>D8         | D15             |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | KEN     | RDY              | BE3             | F |
| E | V <sub>ss</sub> | v <sub>∞</sub>  | O10             |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | HOLD    | V <sub>oo</sub>  | Vss             | E |
| D | O<br>O          | D13             | D17             |                 |                 |                 |                 |                 |                 |                 |                 |                 |          |                 | A20M    | BS8              | BOFF            | D |
| С | O11             | O18             | OLK             | V <sub>oo</sub> | V <sub>oo</sub> | D27             | D26             | D28             | O               | O               | O               | O               | O        | FERF            | O       | RESE             | O BS16          | С |
| В | D19             | D21             | V <sub>ss</sub> | V <sub>ss</sub> | V <sub>ss</sub> | D25             | V <sub>∞</sub>  | D31             | v <sub>∞</sub>  | O               | V <sub>oo</sub> | O               | O        | O               | O       | O                | O               | В |
| A | D20             | O<br>O          | O               | D23             | OP3             | O<br>O          | V <sub>ss</sub> | D29             | V <sub>ss</sub> | O               | Vss             | O               | O        | O               | O       | O                | AHOLD           | A |
|   | 1               | 2               | 3               | 4               | 5               | 6               | 7               | 8               | 9               | 10              | 11              | 12              | 13       | 14              | 15      | 16               | 17              | , |

Note: NC = No connect. To guarantee functionality with future revisions, these pins must not be connected.

## **CONNECTION DIAGRAMS** Am486 CPU Top Side View

## 168-Pin PGA (Pin Grid Array) Package

|   | 17              | 16              | 15      | 14              | 13       | 12              | 11              | 10              | 9               | 8               | 7               | 6               | 5               | 4               | 3               | 2               | 1               |   |
|---|-----------------|-----------------|---------|-----------------|----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|---|
| s | ADS             | A4<br>O         | A6<br>O | V <sub>ss</sub> | A10<br>O | V <sub>ss</sub> | A12<br>O        | V <sub>ss</sub> | A14<br>O        | NC              | A23             | A26             | A27             | s |
| R | O               | BLAST           | A3      | V <sub>oo</sub> | A8<br>O  | A11<br>O        | V <sub>cc</sub> | V <sub>oo</sub> | V <sub>cc</sub> | V <sub>cc</sub> | A15             | V <sub>oo</sub> | A18             | V <sub>ss</sub> | V <sub>cc</sub> | A25             | A28             | R |
| Q | PCHK            | PLOCK           | BREQ    | A2<br>O         | A7<br>O  | A5<br>O         | A9              | A13             | A16             | A20             | A22             | A24             | A21             | A19             | A17<br>O        | V <sub>ss</sub> | A31             | Q |
| Р | V <sub>ss</sub> | V <sub>cc</sub> | HLDA    |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | A30             | A29             | O<br>O          | Р |
| N | W/R             | M/IO            | COCK    |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | OPO             | O<br>O          | O<br>O          | N |
| М | V <sub>ss</sub> | v <sub>∞</sub>  | O/C     |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | O <sup>4</sup>  | V <sub>oo</sub> | V <sub>ss</sub> | М |
| L | V <sub>ss</sub> | v <sub>∞</sub>  | PWT     |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | D7              | O<br>O          | V <sub>ss</sub> | L |
| к | V <sub>ss</sub> | v <sub>∞</sub>  | BEO     |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | D14<br>O        | V <sub>oo</sub> | V <sub>ss</sub> | к |
| J | PCD             | BET             | BE2     |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | D16             | O<br>O          | V <sub>cc</sub> | J |
| н | V <sub>ss</sub> | v               | BRDY    |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | OP2             | O<br>D3         | V <sub>ss</sub> | н |
| G | V <sub>ss</sub> | v <sub>cc</sub> | O       |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | D12             | V <sub>cc</sub> | V <sub>ss</sub> | G |
| F | BE3             | RDY             | KEN     |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | D15             | D8              | OP1             | F |
| E | V <sub>ss</sub> | v <sub>oo</sub> | HOLD    |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | D10<br>O        | V <sub>cc</sub> | V <sub>ss</sub> | E |
| D | BOFF            | BS8<br>O        | A20M    |                 |          |                 |                 |                 |                 |                 |                 |                 |                 |                 | D17             | D13             | D9              | D |
| С | BS16            | RESET           | FLUSH   | FERR            | NC       | NC              | O               | NC              | D30             | D28             | D26             | D27             | V <sub>cc</sub> | V <sub>cc</sub> | CLK             | D18             | D11<br>O        | С |
| В | EADS            | TDO             | O       | TMS             | NC       | NC              | V <sub>oc</sub> | NC              | V <sub>cc</sub> | D31             | V <sub>cc</sub> | D25             | V <sub>ss</sub> | V <sub>ss</sub> | Vss             | D21             | D19             | В |
| Α | AHOLD           | O               | O       | O               | O        | O               | V <sub>ss</sub> | O               | V <sub>ss</sub> | D29             | V <sub>ss</sub> | D24             | OP3             | D23             | ТСК             | D22             | D20             | A |
|   | 17              | 16              | 15      | 14              | 13       | 12              | 11              | 10              | 9               | 8               | 7               | 6               | 5               | 4               | 3               | 2               | 1               |   |

Note: NC = No connect. To guarantee functionality with future revisions, these pins must not be connected.



## Am486DX CPU PIN DESIGNATIONS (FUNCTIONAL GROUPING)

| Add         | ress       | D           | ata        | Con         | trol       | Te          | est        | NC         | V <sub>cc</sub> | Vss |
|-------------|------------|-------------|------------|-------------|------------|-------------|------------|------------|-----------------|-----|
| Pin<br>Name | Pin<br>No. | Pin<br>Name | Pin<br>No. | Pin<br>Name | Pin<br>No. | Pin<br>Name | Pin<br>No. | Pin<br>No. | Pin<br>No.      | Pin |
| A2          | Q14        | D0          | P1         | A20M        | D15        | TCK         | A3         | A10        | B7              | A7  |
| A3          | R15        | D1          | N2         | ADS         | S17        | TDI         | A14        | A12        | B9              | A9  |
| A4          | S16        | D2          | N1         | AHOLD       | A17        | TDO         | B16        | A13        | B11             | A11 |
| A5          | Q12        | D3          | H2         | BEO         | K15        | TMS         | B14        | B10        | C4              | B3  |
| A6          | S15        | D4          | МЗ         | BE1         | J16        |             |            | B12        | C5              | B4  |
| A7          | Q13        | D5          | J2         | BE2         | J15        |             |            | B13        | E2              | B5  |
| A8          | R13        | D6          | L2         | BE3         | F17        |             |            | C10        | E16             | E1  |
| A9          | Q11        | D7          | L3         | BLAST       | R16        |             |            | C11        | G2              | E17 |
| A10         | S13        | D8          | F2         | BOFF        | D17        |             |            | C12        | G16             | G1  |
| A11         | R12        | D9          | D1         | BRDY        | H15        |             |            | C13        | H16             | G17 |
| A12         | S7         | D10         | E3         | BREQ        | Q15        |             |            | G15        | J1              | H1  |
| A13         | Q10        | D11         | C1         | BS8         | D16        |             |            | R17        | K2              | H17 |
| A14         | S5         | D12         | G3         | BS16        | C17        |             |            | S4         | K16             | K1  |
| A15         | R7         | D13         | D2         | CLK         | СЗ         |             |            |            | L16             | K17 |
| A16         | Q9         | D14         | КЗ         | D/C         | M15        |             |            | The said   | M2              | L1  |
| A17         | Q3         | D15         | F3         | DP0         | N3         |             |            | 170        | M16             | L17 |
| A18         | R5         | D16         | J3         | DP1         | F1         |             |            | -          | P16             | M1  |
| A19         | Q4         | D17         | D3         | DP2         | НЗ         |             |            | No. 12     | R3              | M17 |
| A20         | Q8         | D18         | C2         | DP3         | A5         |             |            | 00 12      | R6              | P17 |
| A21         | Q5         | D19         | B1         | EADS        | B17        |             |            | trel !     | R8              | Q2  |
| A22         | Q7         | D20         | A1         | FERR        | C14        |             |            |            | R9              | R4  |
| A23         | S3         | D21         | B2         | FLUSH       | C15        |             |            | 1 1        | R10             | S6  |
| A24         | Q6         | D22         | A2         | HLDA        | P15        |             |            |            | R11             | S8  |
| A25         | R2         | D23         | A4         | HOLD        | E15        |             |            |            | R14             | S9  |
| A26         | S2         | D24         | A6         | IGNNE       | A15        |             |            | 100 100    |                 | S10 |
| A27         | S1         | D25         | B6         | INTR        | A16        |             |            | 100        |                 | S11 |
| A28         | R1         | D26         | C7         | KEN         | F15        |             |            | 1          |                 | S12 |
| A29         | P2         | D27         | C6         | LOCK        | N15        |             |            | 178        |                 | S14 |
| A30         | P3         | D28         | C8         | M/IO        | N16        |             |            |            |                 |     |
| A31         | Q1         | D29         | A8         | NMI         | B15        |             |            | 1001       |                 |     |
|             |            | D30         | C9         | PCD         | J17        | -           |            |            |                 |     |
|             |            | D31         | B8         | PCHK        | Q17        |             |            |            |                 |     |
|             |            | 1           |            | PWT         | L15        |             |            | 18.00      |                 |     |
|             |            | 1 197       |            | PLOCK       | Q16        |             |            |            |                 |     |
|             |            |             |            | RDY         | F16        |             |            |            |                 | -   |
|             |            |             |            | RESET       | C16        |             |            |            |                 |     |
|             |            |             |            | W/R         | N17        |             |            |            |                 |     |

## LOGIC SYMBOL



# ORDERING INFORMATION Standard Products

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.



|   | Valid Combination | ons |
|---|-------------------|-----|
| Δ | 80486DX           | -40 |
| ^ | 50450DX           | -33 |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## **Pin Descriptions**

The following paragraphs define the pins (signals) of the Am486DX microprocessor.

## A31-A4/A3-2

#### Address Lines (Inputs/Outputs)/(Outputs)

Pins A31–A2, together with the byte enable pins  $\overline{BE3}$ – $\overline{BE0}$ , constitute the address bus and define the physical area of memory or input/output space accessed. Address lines A31–A4 are used to drive addresses into the microprocessor to perform cache line invalidations. Input signals must meet setup and hold times  $t_{22}$  and  $t_{23}$ . A31–A2 are not driven during bus or address hold.

#### **A20M**

## Address Bit 20 Mask (Active Low; Input)

When the address mask is asserted, the Am486DX microprocessor masks physical address bit 20 (A20) before performing a lookup to the internal cache or driving a memory cycle on the bus.  $\overline{\text{A20M}}$  emulates the address wraparound at 1 Mbyte, which occurs on the 8086.  $\overline{\text{A20M}}$  is active Low and should be asserted only when the processor is in Real Mode. This pin is asynchronous but should meet setup and hold times  $t_{20}$  and  $t_{21}$  for recognition in any specific clock. For proper operation,  $\overline{\text{A20M}}$  should be sampled High at the falling edge of RESET.

#### **ADS**

#### Address Status (Active Low; Output)

This pin is used to indicate that a valid bus cycle definition and address are available on the cycle definition lines and address bus. ADS is driven active in the same clock as the addresses are driven. ADS is active Low and is not driven during bus hold.

#### AHOLD

#### Address Hold (Active High; Input)

An address hold request allows another bus master access to the Am486DX microprocessor's address bus for a cache invalidation cycle. The Am486DX microprocessor stops driving its address bus in the clock following AHOLD going active. Only the address bus is floated during address hold; the remainder of the bus remains active. AHOLD is active High and is provided with a small internal pull-down resistor. For proper operation, AHOLD must meet setup and hold times t<sub>18</sub> and t<sub>19</sub>.

#### BE3-BE0

## Byte Enables (Active Low; Outputs)

The address bus byte-enable pins indicate active bytes during read and write cycles. During the first cycle of a cache fill, the external system should assume that all byte enables are active. BE3 applies to D31–D24, BE2 applies to D23–D16, BE1 applies to D15–D8, and BE0 applies to D7–D0. BE3–BE0 are active Low and are not driven during bus hold.

#### **BS8/BS16**

## Bus Size 8 (Active Low; Input)/Bus Size 16 (Active Low: Input)

The bus sizing pins cause the Am486DX microprocessor to run multiple bus cycles to complete a request from devices that cannot provide or accept 32 bits of data in a single cycle. The bus sizing pins are sampled every clock. The state of these pins in the clock before ready is used by the Am486DX microprocessor to determine the bus size. These signals are active Low and are provided with internal pull-up resistors. These inputs must satisfy setup and hold times  $t_{14}$  and  $t_{15}$  for proper operation.

#### BLAST

## **Burst Last (Active Low; Output)**

This pin indicates that the next time  $\overline{\text{BRDY}}$  is returned then the burst bus cycle is complete.  $\overline{\text{BLAST}}$  is active for both burst and non-burst bus cycles.  $\overline{\text{BLAST}}$  is active Low and is not driven during bus hold.

#### BOFF

#### Backoff (Active Low; Input)

This input pin forces the Am486DX microprocessor to float its bus in the next clock. The microprocessor floats all pins normally floated during bus hold, but HLDA is not asserted in response to BOFF. BOFF has higher priority than RDY or BRDY; if both are returned in the same clock, BOFF takes effect. The microprocessor remains in bus hold until BOFF is negated. If a bus cycle is in progress when BOFF is asserted, the cycle is restarted. BOFF is active Low and must meet setup and hold times t<sub>18</sub> and t<sub>19</sub> for proper operation.

#### BRDY

#### **Burst Ready Input (Active Low; Input)**

The BRDY signal performs the same cycle during a burst cycle that RDY performs during a non-burst cycle. BRDY indicates that the external system has presented valid data in response to a read, or that the external system has accepted data in response to write. BRDY is ignored when the bus is idle and at the end of the first clock in a bus cycle.

BRDY is sampled in the second and subsequent clocks of a burst cycle. The data presented on the data bus is strobed into the microprocessor when BRDY is sampled active. If RDY is returned simultaneously with BRDY, BRDY is ignored and the burst cycle is prematurely aborted.

 $\overline{\text{BRDY}}$  is active Low and is provided with a small pull-up resistor.  $\overline{\text{BRDY}}$  must satisfy the setup and hold times  $t_{16}$  and  $t_{17}$ .

#### BREQ

#### Internal Cycle Pending (Output)

BREQ indicates that the Am486DX microprocessor has internally generated a bus request. BREQ is generated

whether or not the Am486DX microprocessor is driving the bus. BREQ is active High and is never floated, except during three-state test mode (see FLUSH).

## CLK

## Clock (Input)

The CLK input provides the fundamental timing and the internal operating frequency for the Am486DX microprocessor. All external timing parameters are specified with respect to the rising edge of CLK.

#### D31-D0

#### **Data Lines (Inputs/Outputs)**

Lines D7–D0 define the least significant byte of the bus while lines D31–D24 define the most significant byte of the data bus. These signals must meet setup and hold times  $t_{22}$  and  $t_{23}$  for proper operation on reads. These pins are driven during the second and subsequent clocks of write cycles.

#### D/C

#### Data/Control (Output)

This bus cycle definition pin distinguishes data cycles, either memory or I/O, from control cycles. These control cycles are: interrupt acknowledge, halt, and instruction fetching.

#### DP3-DP0

#### **Data Parity (Inputs/Outputs)**

Data parity is generated on all write data cycles with the same timing as the data driven by the Am486DX microprocessor. Even parity information must be driven back into the microprocessor on the data parity pins with the same timing as read information; this ensures that the correct parity check status is indicated by the Am486DX microprocessor. The signals read on these pins do not affect program execution.

Input signals must meet setup and hold times  $t_{22}$  and  $t_{23}$ . DP3–DP0 should be connected to  $V_{\rm cc}$  through a pull-up resistor in systems not using parity. DP3–DP0 are active High and are driven during the second and subsequent clocks of write cycles.

#### EADS

## Valid External Address (Active Low; Input)

This address indicates a valid external address has been driven onto the Am486DX microprocessor address pins. This address is used to perform an internal cache invalidation cycle.  $\overline{EADS}$  is active Low and is provided with an internal pull-up resistor.  $\overline{EADS}$  must satisfy setup and hold times  $t_{12}$  and  $t_{13}$  for proper operation.

#### FERR

## Floating-Point Error (Active Low; Output)

Driven active when a floating-point error occurs, FERR is similar to the ERROR pin on a 387 math coprocessor. FERR is included for compatibility with systems using

DOS-type floating-point error reporting. FERR is active Low and is not floated during bus hold, except during three-state test mode (see FLUSH).

#### FLUSH

## Cache Flush (Active Low; Input)

FLUSH forces the Am486DX microprocessor to flush its entire internal cache. This input pin is active Low and need only be asserted for one clock. FLUSH is asynchronous but setup and hold times t<sub>∞</sub> and t<sub>≥1</sub> must be met for recognition in any specific clock. FLUSH being sampled Low in the clock before the falling edge of RESET causes the Am486DX microprocessor to enter the three-state test mode.

#### HLDA

#### Hold Acknowledge (Output)

The HLDA signal is activated in response to a hold request presented on the HOLD pin. HLDA indicates that the Am486DX microprocessor has given the bus to another local bus master. HLDA is driven active in the same clock in which the Am486DX microprocessor floats its bus. HLDA is driven inactive when leaving bus hold. HLDA is active High and remains driven during bus hold. HLDA is never floated except during three-state test mode (see FLUSH).

#### HOLD

#### **Bus Hold Request (Input)**

HOLD gives another bus master control of the Am486DX microprocessor bus. In response to HOLD going active, the Am486DX microprocessor floats most of its output and input/output pins. HLDA is asserted after completing the current bus cycle, burst cycle, or sequence of locked cycles. The Am486DX microprocessor remains in this state until HOLD is deasserted. HOLD is active High and is not provided with an internal pull-down resistor. HOLD must satisfy setup and hold times t<sub>18</sub> and t<sub>19</sub> for proper operation.

#### IGNNE

## Ignore Numeric Error (Active Low; Input)

When this pin is asserted, the Am486DX microprocessor ignores a numeric error and continues executing non-control floating-point instructions. When  $\overline{\text{IGNNE}}$  is deasserted, the Am486DX microprocessor freezes on a non-control floating-point instruction if a previous floating-point instruction caused an error.  $\overline{\text{IGNNE}}$  has no effect when the NE bit in Control Register 0 is set.  $\overline{\text{IGNNE}}$  is active Low and is provided with a small internal pull-up resistor.  $\overline{\text{IGNNE}}$  is asynchronous but setup and hold times  $t_{20}$  and  $t_{21}$  must be met to insure recognition on any specific clock.

#### INTR

## Maskable Interrupt (Input)

When asserted, this signal indicates that an external interrupt has been generated. If the internal interrupt

flag is set in EFLAGS, active interrupt processing is initiated. The Am486DX microprocessor generates two locked interrupt acknowledge bus cycles in response to the INTR pin going active. INTR must remain active until the interrupt acknowledges have been performed to ensure that the interrupt is recognized. INTR is active High and is not provided with an internal pull-down resistor. INTR is asynchronous, but must meet setup and hold times  $t_{\rm 20}$  and  $t_{\rm 21}$  for recognition in any specific clock.

## **KEN**

#### Cache Enable (Active Low; Input)

 $\overline{\text{KEN}}$  is used to determine whether the current cycle is cacheable. When the Am486DX microprocessor generates a cacheable cycle and  $\overline{\text{KEN}}$  is active, the cycle becomes a cache line fill cycle. Returning  $\overline{\text{KEN}}$  active one clock before  $\overline{\text{RDY}}$  during the last read in the cache line fill causes the line to be placed in the on-chip cache.  $\overline{\text{KEN}}$  is active Low and is provided with a small internal pull-up resistor.  $\overline{\text{KEN}}$  must satisfy setup and hold times  $t_{14}$  and  $t_{15}$  for proper operation.

#### LOCK

## **Bus Lock (Active Low; Output)**

This pin indicates that the current bus cycle is locked. The Am486DX microprocessor does not allow a bus hold when LOCK is asserted (but address holds are allowed). LOCK goes active in the first clock of the first locked bus cycle and goes inactive after the last clock of the last locked bus cycle. The last locked cycle ends when ready is returned. LOCK is active Low and is not driven during bus hold. Locked read cycles will not be transformed into cache fill cycles if KEN is returned active.

#### M/IO

## Memory (Input/Output) (Output)

This bus cycle definition pin distinguishes memory cycles from input/output cycles.

#### NMI

#### Non-maskable Interrupt (Input)

The NMI request signal indicates that an external non-maskable interrupt has been generated. NMI is rising edge sensitive. NMI must be held Low for at least four CLK periods before this rising edge. NMI is not provided with an internal pull-down resistor. NMI is asynchronous, but must meet setup and hold times  $t_{20}$  and  $t_{21}$  for recognition in any specific clock.

#### PCD/PWT

## Page Cache Disable/Page Write-Through (Outputs)

These pins reflect the state of the page attribute bits, PWT and PCD, in the page table entry or page directory entry. If paging is disabled or for unpaged cycles, PWT and PCD reflect the state of the PWT and PCD bits in Control Register 3. PWT and PCD have the same timing

as the cycle definition pins ( $M/\overline{O}$ ,  $D/\overline{C}$ , and  $W/\overline{R}$ ). PWT and PCD are active High and are not driven during bus hold. PCD is masked by the Cache Disable Bit (CD) in Control Register 0.

#### PCHK

#### Parity Status (Active Low; Output)

Parity status is driven on the PCHK pin the clock after ready for read operations. The parity status is for data sampled at the end of the previous clock. A parity error is indicated by PCHK being Low. Parity status is only checked for enabled bytes as indicated by the byte enable and bus size signals. PCHK is valid only in the clock immediately after read data is returned to the microprocessor; at all other times PCHK is inactive High. PCHK is never floated, except during three-state test mode (see FLUSH).

#### **PLOCK**

#### Pseudo-Lock (Active Low; Output)

PLOCK indicates that the current bus transaction requires more than one bus cycle to complete. Examples of such operations are floating-point long reads and writes (64 bits), segment table descriptor reads (64 bits), and cache line fills (128 bits). The Am486DX microprocessor drives PLOCK active until the addresses for the last bus cycle of the transaction have been driven, regardless of whether RDY or BRDY have been returned.

Normally, PLOCK and BLAST are inverse of each other. However, during the first bus cycle of a 64-bit floating-point write, both PLOCK and BLAST are asserted. PLOCK is a function of the BSS, BS16, and KEN inputs. PLOCK should be sampled on if the clock ready is returned. PLOCK is active Low and is not driven during bus hold.

## RESET

#### Reset (Active High; Input)

RESET forces the Am486DX microprocessor to begin execution at a known state. The microprocessor cannot begin execution of instructions until at least 1 ms after  $V_{cc}$  and CLK have reached their proper DC and AC specifications. The RESET pin should remain active during this time to ensure proper microprocessor operation. RESET is active High. RESET is asynchronous but must meet setup and hold times  $t_{20}$  and  $t_{21}$  for recognition in specific clock.

## RDY

#### Non-Burst Ready (Active Low; Input)

This pin indicates that the current bus cycle is complete. RDY indicates that the external system has presented valid data on the data pins in response to a read, or that the external system has accepted data from the Am486DX microprocessor in response to a write. RDY is ignored when the bus is idle and at the end of the bus cycle's first clock.

RDY is active during address hold. Data can be returned to the processor while AHOLD is active.

 $\overline{\text{RDY}}$  is active Low and is not provided with an internal pull-up resistor.  $\overline{\text{RDY}}$  must satisfy setup and hold times  $t_{16}$  and  $t_{17}$  for proper chip operation.

#### TCK

## **Test Clock (Input)**

Test Clock is an input to the Am486 CPU and provides the clocking function required by the JTAG boundary scan feature. TCK is used to clock state information and data into and out of the component. State select information and data are clocked into the component on the rising edge of TCK on TMS and TDI, respectively. Data is clocked out of the component on the falling edge of TCK on TDO.

#### TD

#### **Test Data Input (Input)**

TDI is the serial input used to shift JTAG instructions and data into the component. TDI is sampled on the rising edge of TCK during the SHIFT-IR and the SHIFT-DR TAP (Test Access Port) controller states. During all other TAP controller states, TDI is a "don't care."

#### TDO

## **Test Data Output (Output)**

TDO is the serial output used to shift JTAG instructions and data out of the component. TDO is driven on the falling edge of TCK during the SHIFT-IR and SHIFT-DR TAP controller states. At all other times, TDO is driven to the high impedance state.

#### TMS

#### **Test Mode Select (Input)**

TMS is decoded by the JTAG TAP to select the operation of the test logic. TMS is sampled on the rising edge of TCK. To guarantee deterministic behavior of the TAP controller, TMS is provided with an internal pull-up resistor.

#### W/R

## Write/Read (Output)

A bus cycle definition pin, W/ $\overline{R}$  distinguishes write cycles from read cycles.

#### Table 1 Output Pins

| Name           | Active<br>Level | Floated At          |
|----------------|-----------------|---------------------|
| BREQ           | High            | A CONTRACTOR OF THE |
| HLDA           | High            |                     |
| BE3-BE0        | Low             | Bus Hold            |
| PCD/PWT        | High            | Bus Hold            |
| W/R, D/C, M/IO | High            | Bus Hold            |
| LOCK           | Low             | Bus Hold            |
| PLOCK          | Low             | Bus Hold            |
| ADS            | Low             | Bus Hold            |
| BLAST          | Low             | Bus Hold            |
| PCHK           | Low             | URLEASE THE RESERVE |
| FERR           | Low             |                     |
| A3-A2          | High            | Bus, Address Hold   |

#### Table 2 Input Pins

| Name      | Active<br>Level | Synchronous/<br>Asynchronous |
|-----------|-----------------|------------------------------|
| CLK       | eration fact    | OF THE RESIDEN               |
| RESET     | High            | Asynchronous                 |
| HOLD      | High            | Synchronous                  |
| AHOLD     | High            | Synchronous                  |
| EADS      | Low             | Synchronous                  |
| BOFF      | Low             | Synchronous                  |
| FLUSH     | Low             | Asynchronous                 |
| A20M      | Low             | Asynchronous                 |
| BS16, BS8 | Low             | Synchronous                  |
| KEN       | Low             | Synchronous                  |
| RDY       | Low             | Synchronous                  |
| BRDY      | Low             | Synchronous                  |
| INTR      | High            | Asynchronous                 |
| NMI       | High            | Asynchronous                 |
| IGNNE     | Low             | Asynchronous                 |
| UP        | Low             | Asynchronous                 |

#### Table 3 Input/Output Pins

| Name    | Active<br>Level | Floated At        |
|---------|-----------------|-------------------|
| D31-D0  | High            | Bus Hold          |
| DP3-DP0 | High            | Bus Hold          |
| A31-A4  | High            | Bus, Address Hold |

## Table 4 Bus Cycle Definition

| M/IO | D/C | W/R | Bus Cycle Initiated   |
|------|-----|-----|-----------------------|
| 0    | 0   | 0   | Interrupt Acknowledge |
| 0    | 0   | 1   | Halt/Special Cycle    |
| 0    | 1 1 | 0   | I/O Read              |
| 0    | 1 1 | 1   | I/O Write             |
| 1    | 0   | 0   | Code Read             |
| 1    | 0   | 1   | Reserved              |
| 1    | 1   | 0   | Memory Read           |
| 1    | 1   | 1   | Memory Write          |

## Table 5 Test Pins

| Name | Input or Output | Sampled/Driven On   |
|------|-----------------|---------------------|
| TCK  | Input           | N/A                 |
| TDI  | Input           | Rising Edge of TCK  |
| TDO  | Output          | Falling Edge of TCK |
| TMS  | Input           | Rising Edge of TCK  |

#### ARCHITECTURAL OVERVIEW

The Am486DX microprocessor is a 32-bit architecture with on-chip memory management, floating-point, and cache memory units.

The Am486DX microprocessor contains all the features of the 386 microprocessor with enhancements to increase performance. The instruction set includes the complete 386 microprocessor instruction set along with extensions to serve new applications. The on-chip Memory Management Unit (MMU) is completely compatible with the 386 MMU. The Am486DX microprocessor brings the functions of a math coprocessor on-chip. All software written for the 386 microprocessor, 387 math coprocessor, and previous members of the x86/x87 architectural family can run on the Am486DX microprocessor without any modifications.

Several enhancements have been added to the Am486DX microprocessor to increase performance. Onchip cache memory allows frequently used data and code to be stored on-chip, thereby reducing accesses to the external bus. RISC design techniques have been used to reduce instruction cycle times. A burst bus feature enables fast cache fills. All of these features combined lead to performance greater than twice that of a 386 microprocessor.

The Am486 microprocessor MMU consists of a segmentation unit and a paging unit. Segmentation allows management of the logical address space by providing easy data and code relocatibility and efficient sharing of global resources. The paging mechanism operates beneath segmentation and is transparent to the segmentation process. Paging is optional and can be disabled by system software. Each segment can be divided into one or more 4-Kbyte segments. To implement a virtual memory system, the Am486DX microprocessor supports full restartability for all page and segment faults.

Memory is organized into one or more variable length segments, each up to 4 Gbytes (2<sup>32</sup> bytes) in size. A segment can have attributes associated with it. These attributes include its location, size, type (i.e., stack, code, or data), and protection characteristics. Each task on an

Am486DX microprocessor can have a maximum of 16,381 segments, each up to 4 Gbytes in size. Thus, each task has a maximum of 64 Tbytes (terabytes) of virtual memory.

The segmentation unit provides four levels of protection for isolating and protecting applications and the operating system from each other. The hardware enforced protection allows high integrity system designs.

The Am486DX microprocessor has two modes of operation: Real Address Mode (Real Mode) and Virtual Address Mode (Protected Mode). In Real Mode, the Am486DX microprocessor operates as a very fast 8086. Real Mode is required primarily to set up the processor for Protected Mode operation. Protected Mode provides access to the sophisticated memory management paging and privilege capabilities of the processor.

Within Protected Mode, software can perform a task switch to enter into tasks designated as Virtual 8086 Mode tasks. Each Virtual 8086 task behaves with 8086 semantics, allowing 8086 software (an application program or an entire operating system) to execute.

The on-chip floating-point unit (FPU) operates in parallel with the arithmetic and logic unit and provides arithmetic instructions for a variety of numeric data types. The FPU executes numerous built-in transcendental functions (e.g., tangent, sine, cosine, and log functions) and conforms to the ANSI/IEEE standard 754-1985 for floating-point arithmetic.

The on-chip cache is 8 Kbytes. It is four-way set associative and follows a write-through policy. The on-chip cache includes features that provide flexibility in external memory system design. Individual pages can be designated as cacheable or non-cacheable by software or hardware. The cache can also be enabled and disabled by software or hardware.

Finally, the Am486DX microprocessor has features that facilitate high-performance hardware designs. The 1X clock eases high frequency board level designs. The burst bus feature enables fast cache fills.

# DIFFERENCES BETWEEN THE Am486DX MICROPROCESSOR AND THE 386 MICROPROCESSOR, PLUS THE 387 MATH COPROCESSOR EXTENSION

The differences between the Am486DX microprocessor and the 386 microprocessor are due to performance enhancements. The differences between the microprocessors are listed below.

- Instruction clock counts have been reduced to achieve higher performance.
- The Am486DX microprocessor bus is significantly faster than the 386 microprocessor bus.
   Differences include a 1X clock, parity support, burst cycles, cacheable cycles, cache invalidate cycles, and 8-bit bus support.
- To support the on-chip cache, new bits have been added to control register 0 (CD and NW), new pins have been added to the bus, and new bus cycle types have been added. The on-chip cache needs to be enabled after reset by clearing the CD and NW bit in CR0.
- The complete 387 math coprocessor instruction set and register set have been added. No I/O cycles are performed during floating-point instructions. The instruction and data pointers are set to 0 after FINIT/FSAVE. Interrupt 9 can no longer occur, interrupt 13 occurs instead.
- The Am486DX microprocessor supports new floating-point error reporting modes to guarantee DOS compatibility. These new modes required a new bit in control register 0 (NE) and new pins (FERR and IGNNE).
- 6. In some cases FERR is asserted when the next floating-point instruction is encountered; and in other cases, it is asserted before the next floating-point instruction is encountered, depending upon the execution state the instruction causing exception. For both of these cases, the 387 math coprocessor asserts ERROR when the error occurs and does not wait for the next floating-point instruction to be encountered.
- 7. Six new instructions have been added:
  - Byte Swap (BSWAP)
  - Exchange-and-Add (XADD)
  - Compare and Exchange (CMPXCHG)
  - Invalidate Data Cache (INVD)
  - Write-back and Invalidate Data Cache (WBINVD)
  - Invalidate TLB Entry (INVLPG)

- There are two new bits defined in control register 3, the page table entries and page directory entries (PCD and PWT).
- A new page protection feature has been added. This feature required a new bit in control register 0 (WP).
- A new Alignment Check feature has been added.
   This feature required a new bit in the flags register (AC) and a new bit in control register 0 (AM).
- The replacement algorithm for the TLB has been changed from a random algorithm to a pseudo least recently used algorithm, like that used by the on-chip cache.
- Three new testability registers, TR3, TR4, and TR5, have been added for testing the on-chip cache. TLB testability has been enhanced.
- 13. The prefetch queue has been increased from 16 bytes to 32 bytes. A jump always needs to execute after modifying code to guarantee correct execution of the new instruction.
- 14. After reset, the ID in the upper byte of the DX register is 04. The contents of the base registers, including the floating-point registers can be different after reset.

## **ELECTRICAL DATA**

The following sections describe recommended electrical connections for the Am486DX microprocessor and its electrical specifications.

## **Power and Grounding**

#### **Power Connections**

The Am486DX microprocessor is implemented in CS14 technology and has modest power requirements. However, its high clock frequency output buffers can cause power surges as multiple output buffers drive new signal levels simultaneously. For clean, on-chip power distribution at high frequency, 24- $V_{\rm cc}$  and 28- $V_{\rm SS}$  pins feed the Am486DX microprocessor.

Power and ground connections must be made to all external  $V_{cc}$  and GND pins of the Am486DX microprocessor. On the circuit board, all  $V_{cc}$  pins must be connected on a  $V_{cc}$  plane. All  $V_{ss}$  pins must likewise be connected on a GND plane.

## **Power Decoupling Recommendations**

Liberal decoupling capacitance should be placed near the Am486DX microprocessor. The Am486DX microprocessor, driving its 32-bit parallel address and data buses at high frequencies, can cause transient power surges, particularly when driving large capacitive loads.

Low inductance capacitors and interconnects are recommended for best high-frequency electrical performance. Inductance can be reduced by shortening circuit board traces between the Am486DX microprocessor, and decoupling capacitors as much as possible. Capacitors specifically for PGA packages are also commercially available.

## **Other Connection Recommendations**

NC pins should always remain unconnected.

For reliable operation, always connect unused inputs to an appropriate signal level. Active Low inputs should be connected to  $V_{\rm CC}$  through a pull up resistor. Pull-ups in the range of 20  $K\Omega$  are recommended. Active High inputs should be connected to GND.

## ABSOLUTE MAXIMUM RATINGS

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability.

## **OPERATING RANGES**

Commercial (C) Devices

 $\begin{array}{lll} T_{\text{CASE}} & & & 0^{\circ}\text{C to } 85^{\circ}\text{C} \\ V_{\text{CC}} & & & & 5 \text{ V} \pm 5\% \end{array}$ 

Operating ranges define those limits between which the functionality of the device is guaranteed.

## DC CHARACTERISTICS over COMMERCIAL operating ranges

 $V_{cc} = 5 \text{ V} \pm 5\%$ ;  $T_{case} = 0^{\circ}\text{C to} + 85^{\circ}\text{C}$ 

| Symbol           | Parameter                     | Min  | Max                   | Unit | Notes                           |
|------------------|-------------------------------|------|-----------------------|------|---------------------------------|
| V <sub>IL</sub>  | Input Low Voltage             | -0.3 | +0.8                  | ٧    |                                 |
| VIH              | Input High Voltage            | 2.0  | V <sub>CC</sub> + 0.3 | ٧    |                                 |
| VoL              | Output Low Voltage            |      | 0.45                  | ٧    | Note 1                          |
| V <sub>OH</sub>  | Output High Voltage           | 2.4  |                       | ٧    | Note 2                          |
| Icc              | Power Supply Current (40 MHz) |      | 850                   | mA   | Note 3                          |
|                  | Power Supply Current (33 MHz) |      | 700                   |      | Note 3                          |
| ILI              | Input Leakage Current         |      | ±15                   | μА   | Note 4                          |
| I <sub>IH</sub>  | Input Leakage Current         |      | 200                   | μА   | Note 5                          |
| I <sub>IL</sub>  | Input Leakage Current         |      | -400                  | μА   | Note 6                          |
| I <sub>LO</sub>  | Output Leakage Current        |      | ±15                   | μА   |                                 |
| CIN              | Input Capacitance             |      |                       | 1997 |                                 |
|                  | (33 MHz)                      |      | 20                    | pF   | F <sub>C</sub> = 1 MHz (Note 7) |
|                  | (40 MHz)                      |      | 13                    | pF   | F <sub>C</sub> = 1 MHz (Note 7) |
| Co               | I/O or Output Capacitance     |      |                       |      |                                 |
|                  | (33 MHz)                      |      | 20                    | pF   | F <sub>C</sub> = 1 MHz (Note 7) |
|                  | (40 MHz)                      |      | 17                    | pF   | F <sub>C</sub> = 1 MHz (Note 7) |
| C <sub>CLK</sub> | CLK Capacitance               |      |                       |      |                                 |
|                  | (33 MHz)                      |      | 20                    | pF   | F <sub>C</sub> = 1 MHz (Note 7) |
|                  | (40 MHz)                      |      | 15                    | pF   | F <sub>C</sub> = 1 MHz (Note 7) |

Notes: 1. This parameter is measured at:
Address, Data, BEn

4.0 mA 5.0 mA

Definition, Control

This parameter is measured at:
Address, Data, BEn
Definition, Control

-1.0 mA -0.9 mA

- 3. Typical supply current 600 mA @ 33 MHz 700 mA @ 40 MHz Inputs at rails, outputs unloaded.
- 4. This parameter is for inputs without internal pull-ups or pull-downs and  $0 \le V_{IN} \le V_{CC}$ .
- 5. This parameter is for inputs with internal pull-downs and  $V_{IH}$  = 2.4 V.
- 6. This parameter is for inputs with internal pull-ups and  $V_{IL} = 0.45 \text{ V}$ .
- 7. Not 100% tested.

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges

The AC specifications, provided in the AC characteristics table, consists of output delays, input setup requirements, and input hold requirements. All AC specifications are relative to the rising edge of the CLK signal.

AC specifications measurement is defined by Figure 1. All timings are referenced to 1.5 V unless otherwise specified. Am486DX microprocessor output delays are

specified with minimum and maximum limits, measured as shown. The minimum Am486DX microprocessor delay times are hold times provided to external circuitry. Am486DX microprocessor input setup and hold times are specified as minimums, defining the smallest acceptable sampling window. Within the sampling window, a synchronous input signal must be stable for correct Am486DX microprocessor operation.

## Switching Characteristics at 33-MHz

V<sub>cc</sub> = 5 V ±5%; T<sub>CASE</sub> = 0°C to + 85°C; C<sub>L</sub> = 50 pF unless otherwise specified

| Symbol           | Parameter                                                                                | Min | Max  | Unit | Figure                | Notes                           |
|------------------|------------------------------------------------------------------------------------------|-----|------|------|-----------------------|---------------------------------|
|                  | Frequency                                                                                | 8   | 33   | MHz  | 0.621.5               | 1X Clock Driven to<br>Am486 CPU |
| t <sub>1</sub>   | CLK Period                                                                               | 30  | 125  | ns   | Figure 1              | 627 THE YES                     |
| t <sub>1a</sub>  | CLK Period Stability                                                                     |     | 0.1% | Δ    |                       | Adjacent Clocks                 |
| t <sub>2</sub>   | CLK High Time                                                                            | 11  |      | ns   | Figure 1              | at 2 V (Note 1)                 |
| t <sub>3</sub>   | CLK Low Time                                                                             | 11  |      | ns   | Figure 1              | at 0.8 V (Note 1)               |
| t <sub>4</sub>   | CLK Fall Time                                                                            |     | 3    | ns   | Figure 1              | (2 V-0.8 V) (Note 1             |
| t <sub>5</sub>   | CLK Rise Time                                                                            |     | 3    | ns   | Figure 1              | (0.8 V-2 V) (Note 1             |
| t <sub>6</sub>   | A31–A2, PWT, PCD, BE3–BE0, M/IO, D/C,<br>W/R, ADS, LOCK, FERR, BREQ, HLDA Valid<br>Delay | 3   | 16   | ns   | Figure 5              |                                 |
| t <sub>7</sub>   | A31-A2, PWT, PCD, BE3-BE0, M/IO, D/C,<br>W/R, ADS, LOCK Float Delay                      |     | 20   | ns   | Figure 6              | Note 1                          |
| t <sub>8</sub>   | PCHK Valid Delay                                                                         | 3   | 22   | ns   | Figure 5              |                                 |
| t <sub>8a</sub>  | BLAST, PLOCK, Valid Delay                                                                | 3   | 20   | ns   | Figure 5              |                                 |
| tg               | BLAST, PLOCK, Float Delay                                                                |     | 20   | ns   | Figure 6              | Note 1                          |
| t <sub>10</sub>  | D31-D0, DP3-DP0 Write Data Valid Delay                                                   | 3   | .18  | ns   | Figure 5              | Essa T                          |
| t <sub>11</sub>  | D31-D0, DP3-DP0 Write Data Float Delay                                                   |     | 20   | ns   | Figure 6              | Note 1                          |
| t <sub>12</sub>  | EADS Setup Time                                                                          | 5   |      | ns   | Figure 2              |                                 |
| t <sub>13</sub>  | EADS Hold Time                                                                           | 3   |      | ns   | Figure 2              |                                 |
| t <sub>14</sub>  | KEN, BS16, BS8 Setup Time                                                                | 5   |      | ns   | Figure 2              |                                 |
| t <sub>15</sub>  | KEN, BS16, BS8 Hold Time                                                                 | 3   |      | ns   | Figure 2              |                                 |
| t <sub>16</sub>  | RDY, BRDY Setup Time                                                                     | 5   |      | ns   | Figure 3              |                                 |
| t <sub>17</sub>  | RDY, BRDY Hold Time                                                                      | 3   |      | ns   | Figure 3              |                                 |
| t <sub>18</sub>  | HOLD, AHOLD Setup Time                                                                   | 6   |      | ns   | Figure 2              |                                 |
| t <sub>18a</sub> | BOFF Setup Time                                                                          | 8   |      | ns   | Figure 2              |                                 |
| t <sub>19</sub>  | HOLD, AHOLD, BOFF Hold Time                                                              | 3   |      | ns   | Figure 2              | abelic to p                     |
| t <sub>20</sub>  | RESET, FLUSH, A20M, NMI, INTR, IGNNE<br>Setup Time                                       | 5   |      | ns   | Figure 2              | erto.                           |
| t <sub>21</sub>  | RESET, FLUSH, A20M, NMI, INTR, IGNNE<br>Hold Time                                        | 3   |      | ns   | Figure 2              |                                 |
| t <sub>22</sub>  | D31-D0, DP3-DP0, A31-A4 Read Setup Time                                                  | 5   |      | ns   | Figure 2,<br>Figure 3 |                                 |
| t <sub>23</sub>  | D31-D0, DP3-DP0, A31-A4 Read Hold Time                                                   | 3   |      | ns   | Figure 2,<br>Figure 3 | ing all a                       |

Note: 1. Not 100% tested. Guaranteed by design characterization.

## **Switching Characteristics at 40-MHz**

 $V_{\text{cc}}$  = 5 V ±5%;  $T_{\text{case}}$  = 0°C to + 85°C;  $C_{\text{L}}$  = see Note 2

| Symbol           | Parameter                                                                                | Min | Max  | Unit | Figure                | Notes                    |
|------------------|------------------------------------------------------------------------------------------|-----|------|------|-----------------------|--------------------------|
|                  | Frequency                                                                                | 8   | 40   | MHz  |                       | 1X Clock to<br>Am486 CPU |
| t <sub>1</sub>   | CLK Period                                                                               | 25  | 125  | ns   | Figure 1              |                          |
| t <sub>1a</sub>  | CLK Period Stability                                                                     |     | 0.1% | Δ    |                       | Adjacent Clocks          |
| t <sub>2</sub>   | CLK High Time                                                                            | 9   |      | ns   | Figure 1              | at 2 V, Note 1           |
| t <sub>3</sub>   | CLK Low Time                                                                             | 9   |      | ns   | Figure 1              | at 0.8 V, Note 1         |
| t <sub>4</sub>   | CLK Fall Time                                                                            |     | 3    | ns   | Figure 1              | (2.0 V–0.8 V)<br>Note 1  |
| t <sub>5</sub>   | CLK Rise Time                                                                            |     | 3    | ns   | Figure 1              | (0.8 V–2.0 V)<br>Note 1  |
| t <sub>6</sub>   | A31–A2, PWT, PCD, BE3–BE0, M/iō, D/ō,<br>W/R, ADS, LOCK, FERR, BREQ, HLDA<br>Valid Delay | 3   | 16   | ns   | Figure 5              | erest i ja               |
| t <sub>7</sub>   | A31–A2, PWT, PCD, BE3–BE0, M/IO, D/C,<br>W/R, ADS, LOCK, FERR, BREQ Float Delay          | 3   | 20   | ns   | Figure 6              | Note 1                   |
| t <sub>8</sub>   | PCHK Valid Delay                                                                         | 3   | 20   | ns   | Figure 4              |                          |
| t <sub>8a</sub>  | BLAST, PLOCK, Valid Delay                                                                | 3   | 16   | ns   | Figure 5              |                          |
| t <sub>9</sub>   | BLAST, PLOCK, Float Delay                                                                | 3   | 20   | ns   | Figure 6              | Note 1                   |
| t <sub>10</sub>  | D31-D0, DP3-DP0 Write Data Valid Delay                                                   | 3   | 18   | ns   | Figure 5              | CARLO RA                 |
| t <sub>11</sub>  | D31-D0, DP3-DP0 Write Data Float Delay                                                   | 3   | 20   | ns   | Figure 6              | Note 1                   |
| t <sub>12</sub>  | EADS Setup Time                                                                          | 5   |      | ns   | Figure 2              |                          |
| t <sub>13</sub>  | EADS Hold Time                                                                           | 3   |      | ns   | Figure 2              |                          |
| t <sub>14</sub>  | KEN, BS16, BS8 Setup Time                                                                | 5   |      | ns   | Figure 2              |                          |
| t <sub>15</sub>  | KEN, BS16, BS8 Hold Time                                                                 | 3   |      | ns   | Figure 2              |                          |
| t <sub>16</sub>  | RDY, BRDY Setup Time                                                                     | 5   |      | ns   | Figure 3              |                          |
| t <sub>17</sub>  | RDY, BRDY Hold Time                                                                      | 3   |      | ns   | Figure 3              |                          |
| t <sub>18</sub>  | HOLD, AHOLD Setup Time                                                                   | 6   |      | ns   | Figure 2              |                          |
| t <sub>18a</sub> | BOFF Setup Time                                                                          | 8   |      | ns   | Figure 2              |                          |
| t <sub>19</sub>  | HOLD, AHOLD, BOFF Hold Time                                                              | 3   |      | ns   | Figure 2              |                          |
| t <sub>20</sub>  | RESET, FLUSH, A20M, NMI, INTR, IGNNE<br>Setup Time                                       | 5   |      | ns   | Figure 2              |                          |
| t <sub>21</sub>  | RESET, FLUSH, A20M, NMI, INTR, IGNNE<br>Hold Time                                        | 3   |      | ns   | Figure 2              |                          |
| t <sub>22</sub>  | D31-D0, DP3-DP0, A31-A4 Read Data<br>Setup Time                                          | 5   |      | ns   | Figure 2,<br>Figure 3 |                          |
| t <sub>23</sub>  | D31-D0, DP3-DP0, A31-A4 Read Data<br>Hold Time                                           | 3   |      | ns   | Figure 2,<br>Figure 3 |                          |

Notes: 1. Not 100% tested. Guaranteed by design characterization.

Specifications assume C<sub>L</sub> = 50 pF. I/O Buffer model must be used to determine delays due to loading (trace and component). First Order I/O buffer models for the Am486 CPU are available.

<sup>3.</sup> All timings are referenced at 1.5 V (as illustrated in the listed figures) unless otherwise noted.

## 40-MHz Am486 Microprocessor AC Characteristics for Boundary Scan Test Signals

 $V_{\text{CC}}$  = 5 V ±5%;  $T_{\text{CASE}}$  = 0°C to +85°C,  $C_{\text{L}}$  = 50 pF unless otherwise specified

| Symbol          | Parameter                          | Min | Max | Unit | Figure   | Notes      |
|-----------------|------------------------------------|-----|-----|------|----------|------------|
| t <sub>24</sub> | TCK Frequency                      |     | 25  | MHz  |          | 1X Clock   |
| t <sub>25</sub> | TCK Period                         | 40  |     | ns   |          | Note 2     |
| t <sub>26</sub> | TCK High Time                      | 10  |     | ns   |          | @ 2.0 V    |
| t <sub>27</sub> | TCK Low Time                       | 10  |     | ns   |          | @ 0.8 V    |
| t <sub>28</sub> | TCK Rise Time                      |     | 4   | ns   |          | Note 1     |
| t <sub>29</sub> | TCK Fall Time                      |     | 4   | ns   |          | Note 1     |
| t <sub>30</sub> | TDI, TMS Setup Time                | 8   |     | ns   | Figure 7 | Note 3     |
| t <sub>31</sub> | TDI, TMS Hold Time                 | 7   |     | ns   | Figure 7 | Note 3     |
| t <sub>32</sub> | TDO Valid Delay                    | 3   | 25  | ns   | Figure 7 | Note 3     |
| t <sub>33</sub> | TDO Float Delay                    |     | TBD |      |          |            |
| t <sub>34</sub> | All Outputs (Non-Test) Valid Delay | 3   | 25  | ns   | Figure 7 | Note 3     |
| t <sub>35</sub> | All Outputs (Non-Test) Float Delay |     | 36  | ns   | Figure 7 | Notes 3, 5 |
| t <sub>36</sub> | All Inputs (Non-Test) Setup Time   | 8   |     | ns   | Figure 7 | Note 3     |
| t <sub>37</sub> | All Inputs (Non-Test) Hold Time    | 7   |     | ns   | Figure 7 | Note 3     |

Notes: 1. Rise/Fall times are measured between 0.8 V and 2.0 V. Rise/Fall times can be relaxed by 1 ns per 10-ns increase in TCK period.

- 2. TCK period ≥ CLK period.
- 3. Parameter measured from TCK.
- Boundary Scan AC Specifications in the above table are target values. They have not been characterized. Therefore, they are subject to change.
- 5. Not 100% tested. Guaranteed by design characterization.

## **KEY TO SWITCHING WAVEFORMS**

| WAVEFORM          | INPUTS                                 | OUTPUTS                                             |
|-------------------|----------------------------------------|-----------------------------------------------------|
|                   | Must be<br>Steady                      | Will be<br>Steady                                   |
|                   | May<br>Change<br>from H to L           | Will be<br>Changing<br>from H to L                  |
|                   | May<br>Change<br>from L to H           | Will be<br>Changing<br>from L to H                  |
|                   | Don't Care,<br>Any Change<br>Permitted | Changing,<br>State<br>Unknown                       |
| $\longrightarrow$ | Does Not Apply                         | Center<br>Line is High-<br>Impedance<br>"Off" State |

KS000010



Figure 1 CLK Waveforms



Figure 2 Input Setup and Hold Timing



17852A-100

Figure 3 RDY and BRDY Input Setup and Hold Timing



Figure 4 PCHK Valid Delay Timing



Figure 5 Output Valid Delay Timing



Figure 6 Maximum Float Delay Timing



Figure 7 Test Signal Timing Diagram

#### PHYSICAL DIMENSIONS

For reference only. All dimensions are measured in inches. BSC is an ANSI standard for Basic Space Centering. Preliminary; package in development.

#### **CGM 168**



**Bottom View (Pins Facing Up)** 



16734C 5/11/93 MH

## **Package Thermal Specifications**

The Am486DX microprocessor is specified for operation when  $T_c$  (the case temperature) is within the range of 0°C–85°C.  $T_c$  can be measured in any environment to determine whether the Am486DX microprocessor is within specified operating range. The case temperature should be measured at the center of the top surface opposite the pins.

The ambient temperature (T<sub>A</sub>) is guaranteed as long as T<sub>C</sub> is not violated. The ambient temperature can be calculated from  $\theta_{\text{JC}}$  and  $\theta_{\text{JA}}$  and from the following equations.

$$T_J = T_C + P *_{JC}$$

$$T_A = T_J - P *_{JA}$$

$$T_C = T_A + P * [\theta_{JA} - J_C]$$

#### where:

T<sub>J</sub>, T<sub>A</sub>, T<sub>C</sub> = Junction, Ambient, and Case Temperature.

 $\theta J_c,~\theta_{JA}=$  Junction-to-Case and Junction-to-Ambient Thermal Resistance, respectively.

## P = Maximum Power Consumption

The values for  $\theta_{JA}$  and  $\theta_{JC}$  are given in Table 6 and Table 7 for the 1.75 sq. in., 168-pin, ceramic PGA.

Table 8 shows the  $T_A$  allowable (without exceeding Tc) at various airflows and operating frequencies ( $f_{CLK}$ ). Note that  $T_A$  is greatly improved by attaching "fins" or a "heat sink" to the package. Heat sink dimensions are shown in Figure 8. P (the maximum power consumption) is calculated by using the maximum  $1_{CC}$  at 5 V as tabulated in the *DC Characteristics*.

Table 6 Thermal Resistance (°C/W) θ<sub>JC</sub> and θ<sub>JA</sub> for the 33-MHz Am486DX CPU

| θ <sub>JA</sub> vs. Airflow–ft/min. (m/sec) |     |       |               |               |               |               |                |  |
|---------------------------------------------|-----|-------|---------------|---------------|---------------|---------------|----------------|--|
|                                             | θјς | 0 (0) | 200<br>(1.01) | 400<br>(2.03) | 600<br>(3.04) | 800<br>(4.06) | 1000<br>(5.07) |  |
| With Heat Sink*                             | 2.0 | 13    | 8.0           | 6.0           | 5.0           | 4.5           | 4.25           |  |
| Without Heat Sink                           | 1.5 | 17    | 14.5          | 12.5          | 11.0          | 10.0          | 9.5            |  |

\*0.350" high unidirectional heat sink (Al alloy 6063, 40 mil fin width, 155 mil center-to-center fin spacing).

Table 7 Thermal Resistance (°C/W)  $\theta_{JC}$  and  $\theta_{JA}$  for the 40 MHz Am486DX CPU

| θ <sub>JA</sub> vs. Airflow–ft/min. (m/sec) |                 |       |               |               |               |               |                |  |
|---------------------------------------------|-----------------|-------|---------------|---------------|---------------|---------------|----------------|--|
|                                             | θ <sub>JC</sub> | 0 (0) | 200<br>(1.01) | 400<br>(2.03) | 600<br>(3.04) | 800<br>(4.06) | 1000<br>(5.07) |  |
| Without Heat Sink                           | 1.5             | 16.5  | 14.0          | 12.0          | 10.5          | 9.5           | 9.0            |  |
| With Heat Sink*                             | 2.0             | 12.0  | 7.0           | 5.0           | 4.0           | 3.5           | 3.25           |  |

\*0.350" high unidirectional heat sink (Al 6063-T5, 40 mil fin width, 155 mil center-to-center fin spacing).



Figure 8 Heat Sink Dimensions

Table 8 Maximum T<sub>A</sub> at Various Airflows in °C

| Airflow-ft/min. (m/sec)       |                        |       |            |            |            |            |             |  |
|-------------------------------|------------------------|-------|------------|------------|------------|------------|-------------|--|
|                               | f <sub>CLK</sub> (MHz) | 0 (0) | 200 (1.01) | 400 (2.03) | 500 (3.04) | 800 (4.06) | 1000 (5.07) |  |
| T <sub>A</sub> with Heat Sink | 33.3                   | 36    | 58         | 67         | 72         | 74         | 75          |  |
|                               | 40                     | 35    | 60         | 70         | 75         | 77.5       | 78.75       |  |
| T <sub>A</sub> without Heat   | 33.3                   | 15    | 27         | 36         | 42         | 47         | 49          |  |
| Sink                          | 40                     | 10    | 22.5       | 32.5       | 40         | 45         | 47.5        |  |

AMD and Am386 are registered trademarks of Advanced Micro Devices, Inc. Am486 is a trademark of Advanced Micro Devices, Inc.

Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.









| Sent Name |  |  |
|-----------|--|--|
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |

#### Sales Offices International (Continued) Osaka ..... North American (06) 243-3250 FAX .... (06) 243-3253 ALABAMA. (205) 882-9122 KOREA. Seoul. TEL (82) 2-784-0030 ARIZONA (602) 242-4400 FAX CALIFORNIA, (82) 2-784-8014 LATIN AMERICA. **Culver City** (310) 645-1524 Ft. Lauderdale . Newport Beach . (714) 752-6262 (916) 786-6700 TEL (305) 484-8600 Sacramento(Roseville) ... FAX ..... (305) 485-9736 (619) 560-7030 SINGAPORE ... TEL ..... (65) 3481188 San Jose (408) 452-0500 FAX... (65) 3480161 Woodland Hills .... (818) 992-4155 SWEDEN, CANADA, Ontario, Stockholm area TEL (08) 98 61 80 Kanata. (613) 592-0060 (Bromma) FAX (08) 98 09 06 Willowdale (416) 222-7800 TAIWAN, Taipei TEL ... (886) 2-7153536 COLORADO (303) 741-2900 FAX .... (886) 2-7122183 CONNECTICUT ..... (203) 264-7800 UNITED KINGDOM, FLORIDA. Manchester area .. TEL (0925) 830380 Clearwate (813) 530-9971 Boca Raton ...... Orlando (Longwood)...... (Warrington) FAX ..... (0925) 830204 (407) 361-0050 London area .. TEL .. (0483) 740440 (407) 862-9292 (Woking) FAX. GEORGIA (0483) 756196 (404) 449-7920 IDAHO. (208) 377-0393 North American Representatives ILLINOIS. CANADA Chicago (Itasca) .... (708) 773-4422 CANADA Burnaby, B.C. – DAVETEK MARKETING........(604) 430-3680 Kanata, Ontario – VITEL ELECTRONICS.......(613) 592-0060 Mississauga, Ontario – VITEL ELECTRONICS..(416) 564-9720 Lachine, Quebec – VITEL ELECTRONICS......(514) 636-5951 (708) 505-9517 MARYI AND (301) 381-3790 MASSACHUSETTS .. (617) 273-3970 MINNESOTA .. (612) 938-0001 ILLINOIS NEW JERSEY Skokie - INDUSTRIAL Cherry Hill... (609) 662-2900 Parsippany (201) 299-0002 REPRESENTATIVES,INC .....(708) 967-8430 NEW YORK, IOWA LORENZ SALES ... Brewster (914) 279-8323 (319) 377-4666 Rochester .... KANSAS (716) 425-8050 Merriam - LORENZ SALES ..... NORTH CAROLINA (913) 469-1312 Wichita - LORENZ SALES .....(316) 721-0500 Charlotte ..... .(704) 875-3091 .(919) 878-8111 MICHIGAN Raleigh..... OHIO Holland - COM-TEK SALES, INC .....(616) 335-8418 Columbus (Westerville) ..... Brighton - COM-TEK SALES, INC ......(313) 227-0007 MINNESOTA .(614) 891-6455 Dayton... (513) 439-0268 Mel Foster Tech. Sales, Inc. .....(612) 941-9790 (503) 245-0080 PENNSYLVANIA..... ...(215) 398-8006 MISSOURI .....(314) 997-4558 TEXAS, LORENZ SALES ... Austin (512) 346-7830 **NEBRASKA** .. (214) 934-9099 .. (713) 376-8084 Dallas LORENZ SALES ..... .....(402) 475-4660 Houston..... **NEW MEXICO** THORSON DESERT STATES .....(505) 883-4343 International **NEW YORK** .TEL..... BELGIUM, Antwerpen .... (03) 248 43 00 East Syracuse – NYCOM, INC ......(315) 437-8343 Hauppauge – COMPONENT CONSULTANTS, INC .....(516) 273-5050 FAX ..... (03) 248 46 42 FRANCE, Paris .. TEL (1) 49-75-10-10

Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristics. The performance characteristics listed in this document are guaranteed by specific tests, guard banding, design and other practices common to the industry. For specific testing details, contact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein.

(1) 49-75-10-13

(06172)-24061

(089) 45053-0

(089) 406490

(852) 865-4525

(852) 865-4335

...(02) 3390541

.(02) 38103458

(0462) 29-8460

(0462) 29-8458

(0462) 47-2911

(0462) 47-1729

(03) 3346-7550

.. (03) 3342-5196

.... (06172)-23195

OHIO

OREGON

HATU

PENNSYLVANIA

**PUERTO RICO** 

WASHINGTON

WISCONSIN

COMP REP ASSOC, INC .....

Brookfield - INDUSTRIAL

REPRESENTATIVES,INC





GERMANY.

Bad Homburg

München

HONG KONG

Wanchai

ITALY, Milano

Atsugi

Kanagawa ...

Tokyo .....

JAPAN.

FAX

TEL

TEL ...

FAX...

TEL.

FAX

TEL

TEL.

FAX

TEL.

FAX ......

FAX .....

FAX

FAX .....

.....(809) 746-6550

Centerville – DOLFUSS ROOT & CO .......(513) 433-6776 Columbus – DOLFUSS ROOT & CO ......(614) 885-4844

Westlake - DOLFUSS ROOT & CO .....(216) 899-9370

ELECTRA TECHNICAL SALES, INC .....(503) 643-5074

RUSSELL F. CLARK CO., INC. .....(412) 242-9500

Front Range Marketing ......(801) 288-2500

ELECTRA TECHNICAL SALES ......(206) 821-7442