# PRELIMINARY

# Am386<sup>TM</sup>SXLV High-Performance, Low-Voltage, 32-Bit Microprocessor with 16-Bit Data Bus



- Operating range 3.0 V to 5.5 V—Ideal for notebook PC designs
  - —2X improvement in battery life over existing 5 V designs
  - Wide range of chipsets and other logic available for 3 V systems with support for Standby Mode operation
  - -True static design for long battery life
  - Power consumption 75% lower than Intel i386SX, 65% lower than Am386SXL microprocessor
  - -Performance on demand (0 to 25 MHz)
- System Management Mode (SMM) for system and power management
  - —System Management Interrupt (SMI) for power management independent of processor operating mode and operating system

- —SMI coupled with I/O instruction break feature provides transparent power off and auto resume of peripherals which may not be "power aware"
- -SMI is non-maskable and has higher priority than NMI
- -Automatic save and restore of the microprocessor state
- -Wide range of chipsets supporting SMM available to allow product differentiation
- Lower heat dissipation facilitates elimination of the cooling fan in desktop PCs
- "Float" input to facilitate system debug and test
- Compatible with 386SX systems and software
- Supports 387SX-compatible math coprocessors
- 100-pin PQFP package with optional protective ring for better lead coplanarity
- AMD® advanced 0.8 micron CMOS technology



Publication # 16305 Rev. B Amendment /0 Issue Date: October 1991

Advanced Micro

Devices



2

#### **GENERAL DESCRIPTION**

The Am386SXLV microprocessor is a low-voltage, true static implementation of the Intel i386SX microprocessor. With the operating range of 3.0 V to 5.5 V, it is ideal for both desktop and battery-powered notebook personal computers. For desktop PCs, this device offers lower heat dissipation, allowing system designers to remove or reduce the size and cost of the cooling fan.

The Am386SXLV microprocessor's lower operating voltage and true static design enables longer battery life and/or lower weight for notebook applications. At 20 MHz, this device has 60% lower operating lcc than the Intel i386SX. Lowering typical operating voltage from 5.0 V to 3.3 V enables battery life to increase by a factor of two. Standby Mode allows the Am386SXLV microprocessor to be clocked down to 0 MHz (DC) and retain full register contents. In Standby Mode, typical current draw is less than 0.01 mA, a greater than 1000X reduction in power consumption versus the Intel i386SX.

The Am386SXLV microprocessor is available in a small footprint 100-pin Plastic Quad Flat Pack (PQFP) package. This package may be shipped in an optional protective ring for better lead protection during shipping.

Additionally, the Am386SXLV microprocessor comes with System Management Mode (SMM) for system and power management. SMI (System Management Interrupt) is a non-maskable, higher priority interrupt than NMI and has its own code space (1 Mb). SMI can be coupled with the I/O instruction break feature to implement transparent power management of peripherals. SMM can be used by system designers to implement system and power management code independent of the operating system or the Processor Mode.

The Am386SXLV microprocessor incorporates a float pin that places all outputs in a three-state mode to facilitate board test and debug.



#### FUNCTIONAL DESCRIPTION

## Benefits of Lower Operating Voltage

The Am386SXLV microprocessor has an operating voltage range of 3.0 V to 5.5 V. Low voltage allows for lower operating power consumption, longer battery life, and/or smaller batteries for notebook applications.

Because power is proportional to the square of voltage, reduction of the supply voltage from 5.0 V to 3.3 V reduces power consumption by 56%. This directly translates to a doubling of battery life for portable applications. Lower power consumption can also be used to reduce the size and weight of the battery. Thus, 3.3 V designs facilitate a reduction in the form factor. For desktop PCs, low power consumption means elimination of the cooling fan, thus reducing the size and noise of the PC.

A lower operating voltage results in a reduction of I/O voltage swings. This reduces noise generation providing a less hostile environment for board design. It also reduces electromagnetic radiation noise making it easier to obtain FCC approval.

#### SMM—System Management Mode

The Am386SXLV microprocessor has a new System Management Mode (SMM) for system and power management. This mode consists of two features: System Management Interrupt (SMI) and I/O instruction break.

#### SMI—System Management Interrupt

SMI is implemented through the use of special bus interface pins. This interrupt method can be used to perform system management functions such as power management independent of Processor Operating Mode (Real, Protected, or Virtual 86 modes).

SMI can also be invoked in software. This allows system software to communicate with SMI power management code. In addition, an instruction called UMOV allows data transfers between SMI and normal system memory spaces.

Activating the SMI pin invokes a sequence that saves the operating state of the processor into a separate SMM memory space, independent of the main system memory. After the state is saved, the processor is forced into Real Mode and begins execution at address FFFFF0h in the SMM memory space where a far jump to the SMM code is executed. This Real Mode code can perform its system management function and then resume execution of the normal system software by executing a special opcode sequence which will reload the saved processor state and continue execution in the main system memory space. See Figure 1 for a general flowchart of an SMM operation.

#### **CPU Interface—Pin Functions**

The CPU interface for SMM consists of three pins dedicated to the SMI function. One pin, SMI, is the new interrupt input. The other two pins, SMIADS and SMIRDY. provide the control signals necessary for the separate SMM mode memory space.

# Description of SMM Operation

The execution of a System Management Interrupt has four distinct phases: the initiation of the interrupt via SMI, a processor state save, execution of the SMM interrupt code, and a processor state restore (to resume normal operation).



#### Interrupt Initiation

A System Management Interrupt is initiated by the driving of an active Low pulse on the SMI pin of at least four CLK2 periods. This pulse period will ensure recognition of the interrupt. The CPU will drive the SMI pin active after the completion of the current operation (active bus cycle, instruction execution, or both). The active drive of

the pin by the CPU will be released at the end of the interrupt routine following the last register read of the saved state.

While the CPU is in SMM, a bus hold request via the HOLD pin **will be granted.** The HLDA pin will go active after bus release and the SMIADS pin will float along with the other pins that normally float during a bus hold cycle.

#### **Processor State Save**

The first set of SMM bus transfer cycles after the CPU's recognition of an active SMI will be the processor saving its state to an external RAM array in a separate address space from main system memory. This is accomplished by using the SMIADS and SMIRDY pins for initiation and termination of bus cycles, instead of the  $\overline{\text{ADS}}$  and  $\overline{\text{READY}}$  pins. The 32-bit addresses to which the CPU saves its state are 60000h–600CAh and 60100h–60126h. These are fixed address locations for each register saved.

The value of  $\overline{NA}$  will be ignored during the state save. Only full 16-bit, non-pipelined cycles are generated for the state save cycles. There are 114 data transfer cycles

#### **SMI Code Execution**

After the processor state is saved to the separate SMM memory space, the execution of the SMI interrupt routine code begins. The processor enters Real Mode, sets most of the register values to "reset" values (those values normally seen after a CPU reset), and begins fetching code from address FFFFOh in the separate SMM memory space. Normally, the first thing the interrupt routine code will do is a FAR JUMP to the Real Mode entry point for the SMI interrupt routine, which is also in SMM memory space.

Any Real Mode interrupt routine code can be executed, with the obvious exception of normal interrupt routines (which are deferred). The SMM code can be located anywhere within the 1-Mb Real Mode address space, except for where the processor state is saved. I/O cycles, as a result of the IN, OUT, INS, and OUTS instructions, will go to the normal address space, utilizing the normal ADS and READY bus interface signals. This facilitates power management code manipulating system hardware registers as needed through the standard I/O subsystem; a separate I/O space does not need to be implemented.

#### Processor State Restore (Resuming Normal Execution)

Returning to normal code execution in the main system memory, including restoring the Processor Operating Mode, is accomplished by executing a special code sequence. This code invokes a restore CPU state operation which reloads the CPU registers from the saved data in the RAM controlled by SMIADS and SMIRDY.

The ES:EDI register pair must point to physical address 60000h. Then the special opcode sequence 0Fh 07h should be executed to start the restore state operation. After completion of the restore state operation, the SMI pin will be deactivated by the CPU and normal code execution will continue at the point it left off before the SMI occurred. There are 114 data transfer cycles in the restore operation.

#### **Software Features**

There are several features of the SMI function that provide support for special operations during the execution of the system's software. These features involve the execution of reserved opcodes to induce specific SMI related operations.

#### Software SMI Generation

Besides hardware initiation of the System Management Interrupt via the SMI pin, there is also a software induced SMI mechanism. Generating a soft SMI involves setting a control bit in Debug Register 7 (DR7) and executing a reserved opcode (0F1H).

The functional sequence of the software based SMI is identical to the hardware based SMI with the exception that the SMI pin is not initially driven active by an external source. Upon execution of a soft SMI opcode, the SMI pin is driven active (Low) by the processor before the save state operation begins.

#### Memory Transfers to Main System Memory

While executing an SMI routine, the interrupt code can initiate memory data reads and writes to the main system memory using the normal ADS and READY pins. This is accomplished by using reserved opcodes that are special forms of the MOV instruction (called UMOV). The UMOV opcodes can move byte, word, or double word register operands to or from main system memory. Multiple data transfers using the normal ADS and READY pins will occur if the operands are misaligned relative to the effective address used. The UMOV opcodes are 0F10h, 0F11h, 0F12h, and 0F13h.

## I/O Instruction Break

The Am386SXLV microprocessor has an I/O instruction break feature that allows the system logic to implement I/O trapping for peripheral devices. To enable the I/O Instruction break feature, IIBEN must first be asserted active Low. On detecting an I/O instruction, the processor will prevent the execution unit from executing further instructions until READY is driven active Low by the system. Once READY is driven active, the execution unit



The I/O instruction break feature can be used to allow system logic to implement I/O trapping for peripheral devices. On sensing an I/O instruction, the system can drive the SMI pin active before driving READY active. This ensures that the SMI service routine is executed immediately following the I/O instruction that caused the break. (If the I/O instruction break feature is not enabled via IIBEN, several instructions could execute before the SMI service routine is executed.)

The SMI service routine can access the peripheral for which SMI was asserted and modify its state. The SMI service routine will normally return to the instruction following the I/O instruction that caused the break. By modifying the saved state instruction pointer, the routine can choose to return to the I/O instruction that caused the break and re-execute that instruction. The default is to return to the following instruction (except for REP I/O string instruction). To re-execute the I/O instruction that caused the break, the SMI service routine must copy the I/O instruction pointer over the default pointer. This feature is particularly useful when an application program requests an access to a peripheral that has been powered down. The SMI service routine can restore power to the peripheral and initiate a re-execution sequence transparent to the application program. This re-execution feature should only be used if the SMI is in response to an I/O trap with IIBEN active. Note that the I/O instruction break feature is not enabled for memory mapped I/O devices or for coprocessor bus cycles even if **IIBEN** is active.

#### I/O Instruction Break Timing

The I/O Instruction Break feature requires that SMI be sampled active (Low) by the processor at least three CLK2 edges before the CLK2 edge that ends the I/O cycle with an active READY signal. This timing applies for both pipelined and non-pipelined cycles. If this timing constraint is not met, the next instruction may be executed by the internal execution unit prior to entering SMI Mode, but the  $\overline{SMI}$  will be recognized eventually.

#### **True Static Operation**

The Am386SXLV microprocessor incorporates a true static design. Unlike dynamic circuit design, the Am386SXLV device eliminates the minimum operating frequency restriction. It may be clocked from its maximum speed of 25 MHz all the way down to 0 MHz (DC). System designers can use this feature to design battery-powered notebook PCs with long battery life.

#### Standby Mode

This true static design allows for a Standby Mode. At any operating speed (25 MHz to 0 MHz), the Am386SXLV microprocessor will retain its state (i.e., the contents of all of its registers). By shutting off the clock completely, the device enters Standby Mode. Since power consumption is proportional to clock frequency, operating power consumption is reduced as the frequency is lowered. In Standby Mode, typical current draw is reduced to less than 0.01 mA. Not only does this feature save battery life, but it also simplifies the design of power-conscious notebook computers in the following ways.

- Eliminates the need for software in BIOS to save and restore the contents of registers
- Allows simpler circuitry to control stopping of the clock (since) the system does not need to know what state the processor is in

# Lower Operating Icc

True static design also allows lower operating Icc when operating at any speed. See the following graph for typical current at operating speeds.



#### **Performance on Demand**

The Am386SXLV microprocessor retains its state at any speed from 0 MHz (DC) to its maximum operating speed. With this feature, system designers may vary the operating speed of the system to extend the battery life in notebook systems.

For example, the system could operate at low speeds during inactivity or polling operations. However, upon interrupt, the system clock can be increased up to its maximum speed. After a user-defined time-out period, the system can be returned to a low (or a 0 MHz) operating speed without losing its state. This design maximizes battery life while achieving optimal performance.

Am386SXLV Microprocessor





Am386SXLV Microprocessor

7

AMD

# PIN DESIGNATION TABLES (Sorted by Pin Name)

| Addr     | ress     | Da       | ta      | Con      | trol    | NC      | Vcc     | Vss     |
|----------|----------|----------|---------|----------|---------|---------|---------|---------|
| Pin Name | Pin No.  | Pin Name | Pin No. | Pin Name | Pin No. | Pin No. | Pin No. | Pin No. |
| A1       | 18       | DO       | 1       | ADS      | 16      | 20      | 8       | 25      |
| A2       | 51       | D1       | 100     | BHE      | 19      | 27      | 9       | 5       |
| A3       | 52       | D2       | 99      | BLE      | 17      | 44      | 10      | 11      |
| A4       | 53       | D3       | 96      | BUSY     | 34      | 45      | 21      | 12      |
| A5       | 54       | D4       | 95      | CLK2     | 15      | 46      | 32      | 13      |
| A6       | 55       | D5       | 94      | D/C      | 24      | 47      | 39      | 14      |
| A7       | 56       | D6       | 93      | ERROR    | 36      |         | 42      | 22      |
| A8       | 58       | D7       | 92      | FLT      | 28      |         | 48      | 35      |
| A9       | 59       | D8       | 90      | HLDA     | 3       |         | 57      | 41      |
| A10      | 60       | D9       | 89      | HOLD     | 4       |         | 69      | 49      |
| A11      | 61       | D10      | 88      | IIBEN    | 29      |         | 71      | 50      |
| A12      | 62       | D11      | 87      | INTR     | 40      |         | 84      | 63      |
| A13      | 64       | D12      | 86      | LOCK     | 26      |         | 91      | 67      |
| A14      | 65       | D13      | 83      | M/IO     | 23      |         | 97      | 68      |
| A15      | 66       | D14      | 82      | NA       | 6       |         |         | 77      |
| A16      | 70       | D15      | 81      | NMI      | 38      |         |         | 78      |
| A17      | 72       |          |         | PEREQ    | 37      |         | 1       | 85      |
| A19      | 73       |          |         | READY    | 7       |         | 100     | 98      |
| A20      | 75       |          |         | RESET    | 33      |         |         | 1       |
| A21      | 76       |          |         | SMI      | 43      |         | 1.1.2   |         |
| A22      | 79       |          |         | SMIADS   | 31      |         |         | 1.1     |
| A23      | 80       |          |         | SMIRDY   | 30      |         | 1       |         |
|          | 10 La 10 |          |         | W/R      | 25      |         | 1       |         |

# PIN DESIGNATION TABLES (Sorted by Pin Number)

| Pin No. | Pin Name |
|---------|----------|---------|----------|---------|----------|---------|----------|---------|----------|
| 1       | DO       | 21      | Vcc      | 41      | Vss      | 61      | A11      | 81      | D15      |
| 2       | Vss      | 22      | Vss      | 42      | Vcc      | 62      | A12      | 82      | D14      |
| 3       | HLDA     | 23      | M/IO     | 43      | SMI      | 63      | Vss      | 83      | D13      |
| 4       | HOLD     | 24      | D/C      | 44      | NC       | 64      | A13      | 84      | Vcc      |
| 5       | Vss      | 25      | W/R      | 45      | NC       | 65      | A14      | 85      | Vss      |
| 6       | NA       | 26      | LOCK     | 46      | NC       | 66      | A15      | 86      | D12      |
| 7       | READY    | 27      | NC       | 47      | NC       | 67      | Vss      | 87      | D11      |
| 8       | Vcc      | 28      | FLT      | 48      | Vcc      | 68      | Vss      | 88      | D10      |
| 9       | Vcc      | 29      | TIBEN    | 49      | Vss      | 69      | Vcc      | 89      | D9       |
| 10      | Vcc      | 30      | SMIRDY   | 50      | Vss      | 70      | A16      | 90      | D8       |
| 11      | Vss      | 31      | SMIADS   | 51      | A2       | 71      | Vcc      | 91      | Vcc      |
| 12      | Vss      | 32      | Vcc      | 52      | A3       | 72      | A17      | 92      | D7       |
| 13      | Vss      | 33      | RESET    | 53      | A4       | 73      | A18      | 93      | D6       |
| 14      | Vss      | 34      | BUSY     | 54      | A5       | 74      | A19      | 94      | D5       |
| 15      | CLK2     | 35      | Vss      | 55      | A6       | 75      | A20      | 95      | D4       |
| 16      | ADS      | 36      | ERROR    | 56      | A7       | 76      | A21      | 96      | D3       |
| 17      | BLE      | 37      | PEREQ    | 57      | Vcc      | 77      | Vss      | 97      | Vcc      |
| 18      | A1       | 38      | NMI      | 58      | A8       | 78      | Vss      | 98      | Vss      |
| 19      | BHE      | 39      | Vcc      | 59      | A9       | 79      | A22      | 99      | D2       |
| 20      | NC       | 40      | INTR     | 60      | A10      | 80      | A23      | 100     | D1       |

Am386SXLV Microprocessor

# ORDERING INFORMATION Standard Products

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.



NG = 100-Pin Plastic Quad Flat Pack (PQ100, PQB100)

AMD

|    | Valid Combinatio | ons          |
|----|------------------|--------------|
|    |                  | -25<br>-20   |
| NG | 80386SXLV        | -25F<br>-20F |
|    |                  | -25S<br>-20S |

#### **Valid Combinations**

Valid Combinations lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.



#### PRELIMINARY

#### **PIN DESCRIPTIONS**

#### A23–A1 Address Bus (Outputs)

Outputs physical memory or port I/O addresses.

#### ADS

Address Status (Active Low; Output)

Indicates that a valid bus cycle definition and address (W/ $\overline{R}$ , D/ $\overline{C}$ , M/ $\overline{IO}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$ , and A23–A1) are being driven at the Am386SXLV microprocessor pins.

# BHE, BLE

Byte Enables (Active Low; Outputs)

Indicate which data bytes of the data bus take part in a bus cycle.

#### BUSY

Busy (Active Low; Input)

Signals a busy condition from a processor extension. BUSY has an internal pullup resistor.

# CLK2

CLK2 (Input)

Provides the fundamental timing for the Am386SXLV microprocessor.

## D15-D0

Data Bus (Inputs/Outputs)

Inputs data during memory, I/O, and interrupt acknowledge read cycles; outputs data during memory and I/O write cycles.

#### D/C

#### Data/Control (Output)

A bus cycle definition pin that distinguishes data cycles, either memory or I/O, from control cycles which are: interrupt acknowledge, halt, and code fetch.

# ERROR

Error (Active Low; Input)

Signals an error condition from a processor extension. ERROR has an internal pullup resistor.

# FLT

#### Float (Active Low; Input)

An input which forces all bi-directional and output signals, including HLDA, to the three-state condition. FLT has an internal pullup resistor. The pin, if not used, should be disconnected.

# HLDA

# Bus Hold Acknowledge (Active High; Output)

Output indicates that the Am386SXLV microprocessor has surrendered control of its logical bus to another bus master.

# HOLD

### **Bus Hold Request (Active High; Input)**

Input allows another bus master to request control of the local bus.

## IIBEN

#### I/O Instruction Break Enable (Active Low; Input)

Enables the I/O instruction break feature. IIBEN has an internal pullup resistor.

#### INTR

#### Interrupt Request (Active High; Input)

A maskable input that signals the Am386SXLV microprocessor to suspend execution of the current program and execute an interrupt acknowledge function.

#### LOCK

Bus Lock (Active Low; Output)

A bus cycle definition pin that indicates that other system bus masters are not to gain control of the system bus while it is active.

# M/IO

#### Memory/IO (Output)

A bus cycle definition pin that distinguishes memory cycles from input/output cycles.

# NA

#### Next Address (Active Low; Input)

Used to request address pipelining.

#### NC No Co

# No Connect

Should always be left unconnected. Connection of a NC pin may cause the processor to malfunction or be incompatible with future steppings of the Am386SXLV microprocessor.

#### NMI

# Non-Maskable Interrupt Request (Active High; Input)

A non-maskable input that signals the Am386SXLV microprocessor to suspend execution of the current program and execute an interrupt acknowledge function.





# PRELIMINARY

# PEREQ

#### Processor Extension Request (Active High; Input)

Indicates that the processor has data to be transferred by the Am386SXLV microprocessor. PEREQ has an internal pulldown resistor.

#### READY

Bus Ready (Active Low; Input)

Terminates the bus cycle.

RESET

Reset (Active High; Input)

Suspends any operation in progress and places the Am386SXLV microprocessor in a known reset state.

## SMI

System Management Interrupt (Active Low; I/O)

A non-maskable interrupt pin which signals the Am386SXLV microprocessor to suspend execution and enter System Management Mode. SMI has an internal pullup resistor.

#### SMIADS

SMI Address Status (Active Low Three-State; Output)

When active, this pin indicates that a valid bus cycle definition and address (W/R D/O, M/IO, BHE, BLE, and A23–A1) are being driven at the Am386SXLV micro-processor pins while in the System Management Mode.

# SMIRDY SMI Ready (Active Low; Input)

This input terminates the current bus cycle to the SMM Mode address space in the same manner as the READY pin does for the normal mode address space. SMIRDY

#### Vcc

System Power (Active High; Input)

Provides the DC supply input.

has an internal pullup resistor.

Vss

System Ground (Input)

Provides the 0-V connection from which all inputs and outputs are measured.

#### W/R

Write/Read (Output)

A bus cycle definition pin that distinguishes write cycles from read cycles.

#### **ABSOLUTE MAXIMUM RATINGS**

Storage Temperature ..... -65°C to +150°C Ambient Temperature Under Bias . -65°C to +125°C

Stresses above those listed may cause permanent damage to the device. Functionality at or above these limits is not implied. Exposure to ABSOLUTE MAXI-MUM RATING conditions for extended periods of time may affect device reliability.

# **OPERATING RANGES**

Supply Voltage with respect to Vss . . -0.5 V to +7.0 V Voltage on Other Pins ......... –0.5 V to V $_{\infty}$  +0.5 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

# DC CHARACTERISTICS over COMMERCIAL operating ranges

Vcc = 3.0 V to 3.6 V; Tcase = 0°C to +100°C

| Symbol              | Parameter Description                                                                                                                                                                                                                                                             | Notes                                                                            |                                                                                                    | ninary                     |                  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------|------------------|
| City Constant State | Parameter Description                                                                                                                                                                                                                                                             | Mataa                                                                            |                                                                                                    |                            |                  |
| V                   | ······                                                                                                                                                                                                                                                                            | Notes                                                                            | Min                                                                                                | Max                        | Unit             |
| VIL                 | Input Low Voltage                                                                                                                                                                                                                                                                 | (Note 1)                                                                         | -0.3                                                                                               | +0.8                       | V                |
| VIH                 | Input High Voltage                                                                                                                                                                                                                                                                |                                                                                  | 2.0                                                                                                | V <sub>cc</sub> +0.3       | V                |
| VILC                | CLK2 Input Low Voltage                                                                                                                                                                                                                                                            | (Note 1)                                                                         | -0.3                                                                                               | +0.8                       | V                |
| VIHC                | CLK2 Input High Voltage 16, 20 MHz                                                                                                                                                                                                                                                |                                                                                  | V <sub>cc</sub> -0.6                                                                               | V <sub>cc</sub> +0.3       | V                |
| Vol                 | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                              | (Note 5)                                                                         |                                                                                                    | 0.2<br>0.2<br>0.45<br>0.45 | v<br>v<br>v<br>v |
| V <sub>он</sub>     | Output High Voltage<br>$l_{OH} = 0.1 \text{ mA: } A23-A1, D15-D0$<br>$l_{OH} = 0.1 \text{ mA: } BHE, BLE, W/R, D/C, M/IO, LOCK, ADS, SMIADS, HLDA$<br>$l_{OH} = 0.5 \text{ mA: } A23-A1, D15-D0$<br>$l_{OH} = 0.5 \text{ mA: } BHE, BLE, W/R, D/C, M/IO, LOCK, ADS, SMIADS, HLDA$ | (Note 5)                                                                         | V <sub>cc</sub> - 0.2<br>V <sub>cc</sub> - 0.2<br>V <sub>cc</sub> - 0.45<br>V <sub>cc</sub> - 0.45 |                            | ><br>><br>><br>> |
| lu                  | Input Leakage Current (All pins except<br>PEREO, BUSY, ERROR, SMI, SMIRDY, FLT,<br>IIBEN)                                                                                                                                                                                         | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{cc}}$                |                                                                                                    | ±15                        | μA               |
| IIH                 | Input Leakage Current<br>(PEREQ pin)                                                                                                                                                                                                                                              | V <sub>IH</sub> = V <sub>cc</sub> -0.1 V<br>V <sub>IH</sub> = 2.4 V (Note 2)     |                                                                                                    | 300<br>200                 | μA<br>μA         |
| l <sub>iL</sub>     | Input Leakage Current<br>(BUSY, ERROR, SMI, SMIRDY, FLT, IIBEN )                                                                                                                                                                                                                  | V <sub>IL</sub> = 0.1 V<br>V <sub>IL</sub> = 0.45 V (Note 3)                     |                                                                                                    | 300<br>200                 | μΑ<br>μΑ         |
| ILO                 | Output Leakage Current                                                                                                                                                                                                                                                            | 0.1 V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub>                                       |                                                                                                    | ±15                        | μA               |
| lcc                 | Supply Current<br>CLK2 = 32 MHz: Oper. Freq. 16 MHz<br>CLK2 = 40 MHz: Oper. Freq. 20 MHz<br>CLK2 = 50 MHz: Oper. Freq. 25 MHz                                                                                                                                                     | l <sub>cc</sub> Typ = 65<br>l <sub>cc</sub> Typ = 80<br>l <sub>cc</sub> Typ = 95 |                                                                                                    | 95<br>110<br>125           | mA<br>mA<br>mA   |
| ICCSB               | Standby Current                                                                                                                                                                                                                                                                   | I <sub>CCSB</sub> Typ=10                                                         | 1                                                                                                  | 150                        | μA               |
| Cin                 | Input or I/O Capacitance                                                                                                                                                                                                                                                          | F <sub>c</sub> = 1 MHz (Note 4)                                                  |                                                                                                    | 10                         | pF               |
| 0                   | Output Capacitance                                                                                                                                                                                                                                                                | F <sub>c</sub> = 1 MHz (Note 4)                                                  |                                                                                                    | 12                         | pF               |
| COUT                |                                                                                                                                                                                                                                                                                   |                                                                                  |                                                                                                    |                            |                  |

Notes: 1. The min value, -0.3, is not 100% tested. 2. PEREQ input has an internal pulldown resistor. 3. BUSY, ERROR, FLT, SMI, IIBEN, and SMIRDY inputs each have an internal pullup resistor.

4. Not 100% tested.
5. Outputs are CMOS and will pull rail to rail if the load is not resistive.

Am386SXLV Microprocessor





#### **ABSOLUTE MAXIMUM RATINGS**

Storage Temperature ..... -65°C to +150°C Ambient Temperature under Bias . -65°C to +125°C

Stresses above those listed may cause permanent damage to the device. Functionality at or above these limits is not implied. Exposure to ABSOLUTE MAXI-MUM RATING conditions for extended periods of time may affect device reliability.

# **OPERATING RANGES**

Supply Voltage with respect to Vss . . . -0.5 V to +7 V Voltage on Other Pins ..... -0.5 V to V∞ +0.5 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

# DC CHARACTERISTICS over COMMERCIAL operating ranges

Vcc = 3.6 V to 5.5 V; Tcase = 0°C to +100°C

| -               |                                                                                                                               |                                                         | Prelin                                                                    | ninary                                          | -                |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------|------------------|
| Symbol          | Parameter Description                                                                                                         | Notes                                                   | Min                                                                       | Max                                             | Unit             |
| VIL             | Input Low Voltage                                                                                                             | (Note 1)                                                | -0.3                                                                      | +0.8                                            | V                |
| VIH             | Input High Voltage                                                                                                            |                                                         | 2.0                                                                       | V <sub>cc</sub> +0.3                            | V                |
| VILC            | CLK2 Input Low Voltage                                                                                                        | (Note 1)                                                | -0.3                                                                      | +0.8                                            | V                |
| VIHC            | CLK2 Input High Voltage                                                                                                       |                                                         | V <sub>cc</sub> -0.8                                                      | V <sub>cc</sub> +0.3                            | V                |
| Vol             | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                          | (Note 5)                                                |                                                                           | 0.45<br>0.45                                    | v<br>v           |
| V <sub>он</sub> | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                          | (Note 5)                                                | $\begin{array}{c} 2.4 \\ V_{cc} - 0.5 \\ 2.4 \\ V_{cc} - 0.5 \end{array}$ | 8045 9393<br>8993 - 240<br>910 - 24<br>910 - 24 | v<br>v<br>v<br>v |
| lu              | Input Leakage Current (All pins except<br>PEREQ, BUSY, ERROR, SMI, SMIRDY, FLT,<br>and IIBEN )                                | $0 \ V \leq V_{\text{IN}} \leq V_{\text{CC}}$           |                                                                           | ±15                                             | μA               |
| l <sub>in</sub> | Input Leakage Current (PEREQ pin)                                                                                             | V <sub>IH</sub> = 2.4 V (Note 2)                        |                                                                           | 200                                             | μA               |
| lı.             | Input Leakage Current (BUSY, ERROR, SMI,<br>SMIRDY, FLT, IIBEN)                                                               | V <sub>IL</sub> = 0.45 V (Note 3)                       | Control In                                                                | -400                                            | μΑ               |
| ILO             | Output Leakage Current                                                                                                        | $0.45 \text{ V} \leq V_{\text{out}} \leq V_{\text{cc}}$ |                                                                           | ±15                                             | μA               |
| lcc             | Supply Current<br>CLK2 = 32 MHz: Oper. Freq. 16 MHz<br>CLK2 = 40 MHz: Oper. Freq. 20 MHz<br>CLK2 = 50 MHz: Oper. Freq. 25 MHz |                                                         |                                                                           | 160<br>200<br>250                               | mA<br>mA<br>mA   |
| ICCSB           | Standby Current                                                                                                               | I <sub>ccsb</sub> Typ=0.02 mA                           |                                                                           | 0.15                                            | mA               |
| CIN             | Input or I/O Capacitance                                                                                                      | F <sub>c</sub> = 1 MHz (Note 4)                         |                                                                           | 10                                              | pF               |
| Соит            | Output Capacitance                                                                                                            | F <sub>c</sub> = 1 MHz (Note 4)                         |                                                                           | 12                                              | pF               |
| Ссік            | CLK2 Capacitance                                                                                                              | F <sub>c</sub> = 1 MHz (Note 4)                         |                                                                           | 20                                              | pF               |

Notes: 1. The min value, -0.3, is not 100% tested.

PEREQ input has an internal pulldown resistor.
BUSY, ERROR, FLT, SMI, IIBEN, and SMIRDY inputs each have an internal pullup resistor.

Not 100% tested.
Outputs are CMOS and will pull rail to rail if the load is not resistive.

The switching characteristics given consist of output delays, input setup requirements, and input hold requirements. All switching characteristics are relative to the CLK2 rising edge crossing the 2.0 V level.

Switching characteristic measurement is defined by Figure 2. Inputs must be driven to the voltage levels indicated by Figure 2 when switching characteristics are measured. Output delays are specified with minimum and maximum limits measured, as shown. The minimum delay times are hold times provided to external circuitry. Input setup and hold times are specified as minimums, defining the smallest acceptable sampling window. Within the sampling window, a synchronous input signal must be stable for correct operation.

Outputs ADS, W/R, D/C, M/IO, LOCK, BHE, BLE, SMIADS, A23–A1, and HLDA only change at the beginning of phase one. D15–D0 (write cycles) only change at the beginning of phase two. The READY, HOLD, BUSY, SMIRDY, ERROR, PEREQ, FLT, and D15–D0 (read cycles) inputs are sampled at the beginning of phase one. The NA, INTR, NMI, and SMI inputs are sampled at the beginning of phase two.



Am386SXLV Microprocessor

# PRELIMINARY

# SWITCHING CHARACTERISTICS over operating ranges at 25 MHz

 $V_{cc}$  = 3.0 V –5.5 V;  $T_{case}$  = 0°C to 100°C

|        |                                    | and a table of the state                                                                                        | and the owner of the owner owner | relimina |               |      |
|--------|------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------|---------------|------|
| Symbol | Parameter Description              | Notes                                                                                                           | Ref.<br>Figures                                                                                                | Min      | Max           | Unit |
|        | Operating Frequency                | Half CLK2 freq.                                                                                                 | 124433034                                                                                                      | 0        | 25            | MHz  |
| 1      | CLK2 Period                        | The second se | 3                                                                                                              | 20       | 100 A. 10 - 1 | ns   |
| 2a     | CLK2 High Time                     | at 2 V                                                                                                          | 3                                                                                                              | 7        |               | ns   |
| 2b     | CLK2 High Time                     | at (V <sub>cc</sub> -0.8 V)                                                                                     | 3                                                                                                              | 4        |               | ns   |
| 3a     | CLK2 Low Time                      | at 2 V                                                                                                          | 3                                                                                                              | 7        | And and       | ns   |
| Зb     | CLK2 Low Time                      | at 0.8 V                                                                                                        | 3                                                                                                              | 5        | 12.20         | ns   |
| 4      | CLK2 Fall Time                     | (V <sub>cc</sub> -0.8 V) to 0.8 V (Note 3)                                                                      | 3                                                                                                              |          | 7             | ns   |
| 5      | CLK2 Rise Time                     | 0.8 V to (Vcc-0.8 V) (Note 3)                                                                                   | 3                                                                                                              |          | 7             | ns   |
| 6      | A23–A1 Valid Delay                 | C <sub>L</sub> = 50 pF                                                                                          | 6                                                                                                              | 4        | 17            | ns   |
| 7      | A23–A1 Float Delay                 | (Note 1)                                                                                                        | 10                                                                                                             | 4        | 30            | ns   |
| 8      | BHE, BLE, LOCK Valid Delay         | C <sub>L</sub> = 50 pF                                                                                          | 6                                                                                                              | 4        | 17            | ns   |
| 9      | BHE, BLE, LOCK Float Delay         | (Note 1)                                                                                                        | 10                                                                                                             | 4        | 30            | ns   |
| 10     | M/IO, D/C, W/R, ADS Valid Delay    | C <sub>L</sub> = 50 pF                                                                                          | 6                                                                                                              | 4        | 17            | ns   |
| 10s    | SMIADS Valid Delay                 | C <sub>L</sub> = 50 pF                                                                                          | 6                                                                                                              | 4        | 25            | ns   |
| 11     | W/R, M/IO, D/C, ADS Float Delay    | (Note 1)                                                                                                        | 10                                                                                                             | 4        | 30            | ns   |
| 11s    | SMIADS Float Delay                 | (Note 1)                                                                                                        | 10                                                                                                             | 4        | 30            | ns   |
| 12     | D15-D0 Write Data Valid Delay      | C <sub>L</sub> = 50 pF                                                                                          | 6, 7, 9                                                                                                        | 7        | 23            | ns   |
| 12a    | D15-D0 Write Data Hold Time        | $C_L = 50  pF$                                                                                                  | 8                                                                                                              | 2        |               | ns   |
| 13     | D15-D0 Write Data Float Delay      | (Note 1)                                                                                                        | 10                                                                                                             | 4        | 22            | ns   |
| 14     | HLDA Valid Delay                   | C <sub>L</sub> = 50 pF                                                                                          | 6                                                                                                              | 4        | 22            | ns   |
| 15     | NA Setup Time                      |                                                                                                                 | 5                                                                                                              | 5        |               | ns   |
| 16     | NA Hold Time                       |                                                                                                                 | 5                                                                                                              | 3        |               | ns   |
| 19     | READY Setup Time                   |                                                                                                                 | 5                                                                                                              | 9        |               | ns   |
| 19s    | SMIRDY Setup Time                  |                                                                                                                 | 5                                                                                                              | 9        |               | ns   |
| 20     | READY Hold Time                    |                                                                                                                 | 5                                                                                                              | 4        |               | ns   |
| 20s    | SMIRDY Hold Time                   |                                                                                                                 | 5                                                                                                              | 4        |               | ns   |
| 21     | D15-D0 Read Data Setup Time        |                                                                                                                 | 5                                                                                                              | 7        |               | ns   |
| 22     | D15-D0 Read Data Hold Time         |                                                                                                                 | 5                                                                                                              | 5        |               | ns   |
| 23     | HOLD Setup Time                    |                                                                                                                 | 5                                                                                                              | 9        |               | ns   |
| 24     | HOLD Hold Time                     |                                                                                                                 | 5                                                                                                              | 3        |               | ns   |
| 25     | RESET Setup Time                   |                                                                                                                 | 11                                                                                                             | 8        |               | ns   |
| 26     | RESET Hold Time                    |                                                                                                                 | 11                                                                                                             | 3        |               | ns   |
| 27     | NMI, INTR Setup Time               | (Note 2)                                                                                                        | 5                                                                                                              | 6        | No.           | ns   |
| 27s    | SMI Setup Time                     | (Note 2)                                                                                                        | 5                                                                                                              | 6        |               | ns   |
| 28     | NMI, INTR Hold Time                | (Note 2)                                                                                                        | 5                                                                                                              | 6        | 100 100       | ns   |
| 28s    | SMI Hold Time                      | (Note 2)                                                                                                        | 5                                                                                                              | 6        |               | ns   |
| 29     | PEREQ, ERROR, BUSY, FLT Setup Time | (Note 2)                                                                                                        | 5                                                                                                              | 6        |               | ns   |
| 30     | PEREQ, ERROR, BUSY, FLT Hold Time  | (Note 2)                                                                                                        | 5                                                                                                              | 5        |               | ns   |

Notes: 1. Float condition occurs when maximum output current becomes less than ILO in magnitude. Float delay is not 100% tested. These inputs are allowed to be asynchronous to CLK2. The setup and hold specifications are given for testing purposes, to assure recognition within a specific CLK2 period.
These are not tested. They are guaranteed by design characterization.

16



# SWITCHING CHARACTERISTICS over operating ranges at 20 MHz

 $V_{cc} = 3.0 \text{ V}$  to 5.5 V;  $T_{case} = 0^{\circ}\text{C}$  to 100°C

|        |                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Г      | P               | relimina | ry     | 1    |
|--------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------|----------|--------|------|
| Symbol | Parameter Description              | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1      | Ref.<br>Figures | Min      | Max    | Unit |
|        | Operating Frequency                | Half CLK2 freq.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |                 | 0        | 20     | MHz  |
| 1      | CLK2 Period                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 3               | 25       |        | ns   |
| 2a     | CLK2 High Time                     | at 2 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        | 3               | 8        | tool 1 | ns   |
| 2b     | CLK2 High Time                     | at (V <sub>cc</sub> -0.8 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        | 3               | 5        |        | ns   |
| 3a     | CLK2 Low Time                      | at 2 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        | 3               | 8        |        | ns   |
| 3b     | CLK2 Low Time                      | at 0.8 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        | 3               | 6        |        | ns   |
| 4      | CLK2 Fall Time                     | (Vcc-0.8 V) to 0.8 V (No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | te 3)  | 3               |          | 8      | ns   |
| 5      | CLK2 Rise Time                     | 0.8 V to (Vcc-0.8 V) (No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        | 3               |          | 8      | ns   |
| 6      | A23-A1 Valid Delay                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | te 4)  | 6               | 4        | 30     | ns   |
| 7      | A23-A1 Float Delay                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | te 1)  | 10              | 4        | 32     | ns   |
| 8      | BHE, BLE, LOCK Valid Delay         | `···                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ote 4) | 6               | 4        | 30     | ns   |
| 9      | BHE, BLE, LOCK Float Delay         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | te 1)  | 10              | 4        | 32     | ns   |
| 10a    | M/IO, D/C Valid Delay              | · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | te 4)  | 6               | 4        | 28     | ns   |
| 10b    | W/R, ADS Valid Delay               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 4) | 6               | 4        | 26     | ns   |
| 10s    | SMIADS Valid Delay                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 4) | 6               | 4        | 26     | ns   |
| 11     | W/R, M/IO, D/C, ADS Float Delay    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 1) | 10              | 6        | 30     | ns   |
| 11s    | SMIADS Float Delay                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | te 1)  | 10              | 4        | 30     | ns   |
| 12     | D15-D0 Write Data Valid Delay      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 4) | 6, 7, 9         | 4        | 38     | ns   |
| 13     | D15-D0 Write Data Float Delay      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 1) | 10              | 4        | 27     | ns   |
| 14     | HLDA Valid Delay                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 4) | 6               | 4        | 28     | ns   |
| 15     | NA Setup Time                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10 4/  | 5               | 5        | 20     | ns   |
| 16     | NA Hold Time                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -      | 5               | 12       |        | ns   |
| 19     | READY Setup Time                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -      | 5               | 12       |        | ns   |
| 19s    | SMIRDY Setup Time                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -+     | 5               | 12       |        | ns   |
| 20     | READY Hold Time                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 5               | 4        |        | ns   |
| 20s    | SMIRDY Hold Tme                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 5               | 4        |        | ns   |
| 21     | D15-D0 Read Data Setup Time        | CONTRACT OF STREET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 5               | 9        |        | ns   |
| 22     | D15-D0 Read Data Hold Time         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -      | 5               | 6        |        | ns   |
| 23     | HOLD Setup Time                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -      | 5               | 17       |        | ns   |
| 24     | HOLD Hold Time                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -      | 5               | 5        |        | ns   |
| 25     | RESET Setup Time                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -      | 11              | 12       |        | ns   |
| 26     | RESET Hold Time                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 11              | 4        |        | ns   |
| 27     | NMI, INTR Setup Time               | (No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ote 2) | 5               | 16       |        | ns   |
| 27s    | SMI Setup Time                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 2) | 5               | 16       | 1      | ns   |
| 28     | NMI, INTR Hold Time                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 2) | 5               | 16       |        | 1    |
| 28s    | SMI Hold Time                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 2) | 5               | 16       |        | ns   |
| 29     | PEREQ, ERROR, BUSY, FLT Setup Time |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ote 2) | 5               | 14       |        | ns   |
| 30     | PEREQ, ERROR, BUSY, FLT Hold Time  | and the second se | ote 2) | 5               | 5        |        | ns   |

Notes: 1. Float condition occurs when maximum output current becomes less than I<sub>LO</sub> in magnitude. Float delay is not 100% tested. 2. These inputs are allowed to be asynchronous to CLK2. The setup and hold specifications are given for testing purposes, to assure recognition within a specific CLK2 period.

3. These are not tested. They are guaranteed by design characterization.

 Tested with C<sub>L</sub> set at 50 pF and derated to support the indicated distributed capacitive load. See Figures 12–14 for the capacitive derating curve.



Am386SXLV Microprocessor





# SWITCHING WAVEFORMS (continued)



Figure 10. Output Float Delay and HLDA Valid Delay Timing



15022B-036

AMD C

Figure 11. RESET Setup and Hold Timing and Internal Phase

Am386SXLV Microprocessor



# AMD

# PHYSICAL DEMENSIONS

For reference only. Dimensions are measured in millimeters unless otherwise noted. BSC is an ANSI standard for Basic Space Centering. Preliminary; package in development.

PQ 100



AMD

**PHYSICAL DEMINSIONS (continued)** 





AMD is a registered trademark of Advanced Micro Devices, Inc. Am386 is a trademark of Advanced Micro Devices, Inc.

Product names used in this publication are for identification purposes only and may be trademarks of their respective companies. © 1991 Advanced Micro Devices, Inc.

Am386SXLV Microprocessor



NOTES

26



NOTES

28



AMD

NOTES

Am386SXLV Microprocessor

|    | Sales Offices              |            |         |          |
|----|----------------------------|------------|---------|----------|
|    | North American_            |            |         |          |
|    | ALABAMA                    |            | (205) 8 | 82-9122  |
|    | CALIFORNIA.                |            |         | 12 1100  |
|    | Culver City                |            | (213) 6 | 45-1524  |
|    | Newport Beach              |            | (714) 7 | 52-6262  |
|    | Sacramento(Roseville)      |            | (916) 7 | 86-6700  |
|    | San Diego                  |            | (619) 5 | 60-7030  |
|    | San Jose                   |            | (408) 4 | 52-0500  |
|    | Woodland Hills             |            | (818) 9 | 92-4155  |
|    | CANADA, Ontario,           |            |         |          |
| 15 | Kanata                     |            | (613) 5 | 92-0060  |
|    | Willowdale                 |            |         |          |
|    | COLORADO                   |            | (303) / | 41-2900  |
|    | FLORIDA.                   |            | (203) 2 | .04-7800 |
|    | Clearwater                 |            | (813) 5 | 30-9971  |
|    | Ft. Lauderdale             |            | (305) 7 | 76-2001  |
|    | Orlando (Longwood)         |            | (407) 8 | 62-9292  |
|    | GEORGIA                    |            |         |          |
|    | IDAHO                      |            |         |          |
|    | ILLINOIS.                  |            | (200) 0 |          |
|    | Chicago (Itasca)           |            | (708) 7 | 73-4422  |
|    | Naperville                 |            | (708) 5 | 05-9517  |
|    | MARYLAND                   |            | (301) 3 | 81-3790  |
|    | MASSACHUSETTS              |            | (617) 2 | 273-3970 |
|    | MINNESOTA                  |            | (612) 9 | 38-0001  |
|    | NEW JERSEY,<br>Cherry Hill |            | (600) 6 | 62 2000  |
|    | Parsippany                 |            | (201) 2 | 99-0002  |
|    | NEW YORK,                  |            |         |          |
|    | Liverpool                  |            | (315)   | 57-5400  |
|    | Brewster                   |            | (914) 2 | 279-8323 |
|    | Rochester                  |            | (716)   | 25-8050  |
|    | NORTH CAROLINA             |            |         |          |
|    | Harrisburg                 |            | (704)   | 155-1010 |
| 1  | Raleigh                    |            |         |          |
|    | OHIO.                      |            |         |          |
|    | Columbus (Westerville)     |            | (614) 8 | 391-6455 |
|    | Dayton                     |            | (513) 4 | 439-0268 |
|    | OREGON                     |            | (503)   | 245-0080 |
|    | PENNSYLVANIA               |            | (215) 3 | 398-8006 |
|    | TEXAS,<br>Austin           |            | (512)   | 346-7830 |
|    | Dallas                     |            |         |          |
|    | Houston                    |            | (713) : | 376-8084 |
|    | UTAH                       |            | (801) : | 264-2900 |
|    | International              |            |         |          |
|    |                            |            | (00) 0  | 40 42 00 |
|    | BELGIUM, Antwerpen         |            | (03) 2  | 48 43 00 |
|    | FRANCE Paris               | TEL        | (1) 49- | 75-10-10 |
|    | FRANCE, Paris              | FAX        | (1) 49- | 75-10-13 |
|    |                            | TLX        |         | 263282F  |
|    | GERMANY,<br>Bad Homburg    | TEI        | (10) 61 | 72-24061 |
|    |                            | FAX        | (49) 61 | 72-24073 |
|    | München                    | TEI        | 105     | 9 4114-0 |
|    |                            | FAX        |         | ) 406490 |
|    | HONG KONG,                 | TLX<br>TEI | (852)   | 865-4525 |
|    | Wanchai                    | FAX        | (852)   | 865-1147 |
|    |                            | FĀX<br>TLX | 67955A  | MDAPHX   |
| 1  | ITALY, Milan               | TEL        | (02)    | 3390541  |
| 1  |                            | EAY        | (02)    | 3533241  |
|    |                            | TLX        |         | 3-315286 |
|    | JAPAN,                     |            |         |          |
|    | Atsugi                     | TEL        | (0462   | 29-8460  |
|    | Kanagawa                   | FAX        | (0462   | 47-2011  |
|    | Kanagawa                   | FAX        |         | 47-1729  |
|    |                            |            |         |          |

| International L                                                                              | Continued)   |                                                                                        |
|----------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------|
| Tokyo                                                                                        |              | (03) 3346-7550<br>(03) 3342-5196<br>J24064AMDTKOJ<br>(06) 243-3250<br>                 |
|                                                                                              | FAX          | (03) 3342-5196                                                                         |
|                                                                                              | TLX          | J24064AMDTKOJ                                                                          |
| Osaka                                                                                        | TEL          | (06) 243-3250                                                                          |
|                                                                                              | FAX          | (06) 243-3253                                                                          |
| KOREA, Seoul                                                                                 | TEL<br>FAX   | (06) 243-3253<br>(82) 2-784-7598<br>(82) 2-784-8014                                    |
| LATIN AMERICA,                                                                               | TE:          | (305) 484-8600<br>(305) 484-8600<br>(305) 485-9736<br>5109554261 AMDFTL<br>(03) 010156 |
| Ft. Lauderdale                                                                               | FAX          |                                                                                        |
|                                                                                              | TLX          | 5109554261 AMDFTL                                                                      |
| NORWAY, Hovik                                                                                | TEL          | (03) 010156                                                                            |
|                                                                                              | FAX          | (03) 010156<br>(02) 591959                                                             |
|                                                                                              | TLX          |                                                                                        |
| SINGAPORE                                                                                    |              | (65) 3481188                                                                           |
|                                                                                              | FAX          |                                                                                        |
| SWEDEN                                                                                       |              |                                                                                        |
| Stockholm                                                                                    | TEL          |                                                                                        |
| (Bromma)                                                                                     | FAX          |                                                                                        |
| TAIWAN                                                                                       |              |                                                                                        |
|                                                                                              |              |                                                                                        |
| Manchester area                                                                              |              | (0925) 828008                                                                          |
| (Warrington)                                                                                 | FAX          | (0925) 827693                                                                          |
|                                                                                              | TLX          |                                                                                        |
| London area                                                                                  | TEL          |                                                                                        |
| (Woking)                                                                                     | FAX          |                                                                                        |
| North Americ                                                                                 | 1 LA         |                                                                                        |
| CANADA                                                                                       | all nepres   | sentatives                                                                             |
| Burnaby, B.C DAV                                                                             | ETEK MARKET  | ING                                                                                    |
| Kanata, Ontario - VI                                                                         | TEL ELECTRON | ING                                                                                    |
| Mississauga Ontario                                                                          | - VITEL FLEG | TRONICS (416) 676-9720                                                                 |
| Lachine, Quebec - V                                                                          | ITEL ELECTRO | TRONICS (416) 676-9720<br>NICS (514) 636-5951                                          |
| ILLINOIS                                                                                     |              |                                                                                        |
| Skokie - INDUSTR                                                                             | IAL REPRESTA | TIVES, INC (708) 967-8430                                                              |
| INDIANA                                                                                      |              |                                                                                        |
| Huntington - ELE                                                                             | CTRONIC MARI | KETING                                                                                 |
| CONSULTANTS,                                                                                 | INC          | (317) 921-3450<br>RKETING                                                              |
| Indianapolis - ELI                                                                           | ECTRONIC MAR | RETING                                                                                 |
| CONSULTANTS,                                                                                 | INC          |                                                                                        |
| IOWA                                                                                         |              |                                                                                        |
| KANSAS                                                                                       |              |                                                                                        |
| Merriam - LORE                                                                               | VZ SALES     | (913) 469-1312<br>(316) 721-0500                                                       |
| Wichita - LOREN                                                                              | Z SALES      | (316) 721-0500                                                                         |
| KENTUCKY                                                                                     | DIETUIO      |                                                                                        |
| ELECTRONIC M                                                                                 | ARKETING     |                                                                                        |
| MICHIGAN                                                                                     | INC          |                                                                                        |
|                                                                                              | E BAICK ASSC | OCIATES (313) 644-504                                                                  |
| Holland - COM-T                                                                              | EK SALES INC | (616) 392-710                                                                          |
| Novi - COM-TEK                                                                               | SALES. INC   |                                                                                        |
| MINNESOTA                                                                                    |              |                                                                                        |
| Mel Foster Tech.                                                                             | Sales, Inc   |                                                                                        |
| MISSOURI                                                                                     |              | (314) 997-455                                                                          |
| NEBBASKA                                                                                     |              |                                                                                        |
| LORENZ SALES                                                                                 |              | (402) 475-466                                                                          |
| NEW MEXICO                                                                                   |              |                                                                                        |
| THORSON DESE<br>NEW YORK                                                                     | RISTATES     | (505) 883-434                                                                          |
| East Stracuse -                                                                              | NYCOM INC    |                                                                                        |
| Woodbury – COM                                                                               | APONENT      |                                                                                        |
| CONSULTANTS,                                                                                 | INC          | (516) 364-802                                                                          |
| OHIO                                                                                         | FUER DOOT    | 00 /5401 400 077                                                                       |
| Centerville - DOI                                                                            | FUSS ROOT &  | CO(513) 433-677                                                                        |
|                                                                                              |              | CO(614) 885-484                                                                        |
| OREGON                                                                                       | 0001 80      | 0 (216) 899-937                                                                        |
|                                                                                              | NICAL SALES. | INC (503) 643-507                                                                      |
| PENNSYLVANIA                                                                                 |              |                                                                                        |
|                                                                                              | ARK CO., INC |                                                                                        |
| PUERTO RICO                                                                                  | OC. INC      |                                                                                        |
|                                                                                              | ,            |                                                                                        |
| COMP REP ASS<br>WASHINGTON                                                                   |              |                                                                                        |
| COMP REP ASS<br>WASHINGTON<br>ELECTRA TECH                                                   | NICAL SALES  | (206) 821-744                                                                          |
| COMP REP ASS<br>WASHINGTON<br>ELECTRA TECH<br>WISCONSIN                                      |              | (206) 821-744                                                                          |
| COMP REP ASS<br>WASHINGTON<br>ELECTRA TECH<br>WISCONSIN<br>Brookfield-INDUS                  | TRIAL        |                                                                                        |
| COMP REP ASS<br>WASHINGTON<br>ELECTRA TECH<br>WISCONSIN<br>Brookfield-INDUS<br>REPRESTATIVES | TRIAL        | (206) 821-744<br>(414) 789-939<br>e characteristics. The performance                   |

Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristic characteristics listed in this document are guaranteed by specific tests, guard banding, design and other practices common to the industry. For specontact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein.

Advanced Micro Devices, Inc. 901 Thompson Place, P.O. Box 3453, Sunnyvale, CA 94088, USA Tel: (408) 732-2400 • TWX: 910-339-9280 • TELEX: 34-6306 • TOLL FREE: (800) 538-8450 APPLICATIONS HOTLINE & LITERATURE ORDERING • TOLL FREE: (800) 222-9323 • (408) 749-5703 © 1991 Advanced Micro Devices, Inc. 10/1/91 Printed in USA



ADVANCED MICRO DEVICES, INC. 901 Thompson Place P.O. Box 3453 Sunnyvale California 94088-3453 (408) 732-2400 TWX: 910-339-9280 TELEX: 34-6306 TOLL-FREE (800) 538-8450

APPLICATIONS HOTLINE & LITERATURE ORDERING (800) 222-9323 (408) 749-5703



RECYCLED & RECYCLABLE

Printed in USA WCP-13.8M-10/91-0 16305B